Research on Circuit-Level Design of High Performance and Low Power FPGA Interconnect Circuits in 28nm Process

被引:0
作者
Pang, Yunbing [1 ]
Xu, Jiqing [1 ]
Zhang, Yufan [1 ]
Tao, Xinxuan [1 ]
Wang, Jian [1 ]
Yang, Meng [1 ]
Lai, Jinmei [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
来源
2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT) | 2018年
关键词
FPGA Interconnect; high performance; low power; 28nm process;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since the interconnect resources in FPGA cost more than 70% of the chip area, signal delay and power, it plays a crucial role in the implementation of high performance and lower power FPGA to improve performance and reduce power of the interconnect resources. The area, speed and power of the circuit are mutually constrained. Hence, how to design interconnect circuits with better performance and lower power has been a challenge in FPGA design. On the circuit-level design for FPGA interconnect circuits, this paper proposes topology selection strategy and Multi-V, strategy. The experimental results in 28nm process show that the Decode structure has an optimal DAP (Delay-Power product) when the size of MUX is less than 16, while the 2-level structure has an optimal DAP when the size of MUX is bigger than 16,ancl pass transistors and NMOS in the first stage of the subsequent buffer are replaced by the ultra-low V, transistor (ULVT) and low-V1 transistor (LVT) respectively can reduce the PDP(Power-Delay product) of interconnect circuits by 66.6%. Finally, these two strategies are used to optimize 8 types of interconnect circuits, and simulation results show that all the optimization rates of ADP (Area-Delay-Power product) are over 60%.
引用
收藏
页码:1303 / 1305
页数:3
相关论文
共 18 条
  • [1] Always-on Buffer Clustering Implementation in Low Power Physical Design of 28nm Process
    Yan, Wei
    Chen, Quanbiao
    Zhang, Zhibo
    Wang, Jack
    Jin, Yufeng
    Shi, Guangyi
    2015 IEEE INTERNATIONAL CONFERENCE ON CYBER TECHNOLOGY IN AUTOMATION, CONTROL, AND INTELLIGENT SYSTEMS (CYBER), 2015, : 1775 - 1780
  • [2] Simulation of High Performance Energy Efficient Human Brain on 28nm FPGA
    Kumar, Love
    Kumar, T.
    Musavi, S. H. A.
    Alam, M. F.
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1546 - 1551
  • [3] A Layout Strategy for Low-Power Voltage Level Shifters in 28nm UTBB FDSOI Technology
    Corsonello, P.
    Frustaci, F.
    Perri, S.
    2015 AEIT INTERNATIONAL ANNUAL CONFERENCE (AEIT), 2015,
  • [4] Design of Power Optimized Memory Circuit Using High Speed Transreceiver Logic IO Standard on 28nm Field Programmable Gate Array
    Sweety
    Pandey, Bishwajeet
    Kumar, Tanesh
    Das, Teerath
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON RELIABILTY, OPTIMIZATION, & INFORMATION TECHNOLOGY (ICROIT 2014), 2014, : 456 - 460
  • [5] Reconfigurable TPM Implemented with Ultralow-Power Management in 28nm CMOS Process for IoT SoC Design
    Zenan Huang
    Xiao Zhang
    Jiebin Su
    Zhixin Zhou
    Hongyin Luo
    Donghui Guo
    Journal of Hardware and Systems Security, 2021, 5 (1) : 32 - 44
  • [6] Research on High Performance Low Power AGC Circuit Based on AD8338
    Lei, Kaizhuo
    Fan, Xuchao
    Ren, Xintong
    Zhang, Qunfei
    2017 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATIONS AND COMPUTING (ICSPCC), 2017,
  • [7] High-Voltage Low-Power Startup Backup Battery Switch Using Low Voltage Devices in 28nm CMOS
    Neri, Filippo
    Keogh, Craig
    Brauner, Thomas
    De Mey, Eric
    Schippel, Christian
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 211 - 216
  • [8] Design of a low power LNA circuit with noise canceling approach in 90 nm CMOS process
    Singh, Vikram
    Kumar, Manoj
    Kumar, Nitin
    INTEGRATION-THE VLSI JOURNAL, 2024, 96
  • [9] Comparative evaluation of Body Biasing and Voltage Scaling for Low-Power Design on 28nm UTBB FD-SOI Technology
    Gomez, Ricardo Gomez
    Bano, Edwige
    Clerc, Sylvain
    2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,
  • [10] Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1529 - 1533