Wire sizing optimization for buffered global interconnects

被引:0
作者
Tang, Min [1 ]
Mao, Junfa [1 ]
机构
[1] Shanghai Jiao Tong Univ, Dept Elect Engn, Shanghai 200240, Peoples R China
来源
2008 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, VOLS 1-4 | 2008年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a novel methodology to achieve the optimal wire sizing of buffered global interconnects. Based on the model of optimal repeater insertion, the impact of the line width and spacing on performance, such as delay, power dissipation and area, is investigated. The power-delay product is therefore defined as a figure of merit (FOM). An analytical expression for the optimal line width is presented. The effects of the weight factor and constrained coefficient on performance are investigated and some useful guidelines for wire sizing of global interconnects are proposed.
引用
收藏
页码:479 / 482
页数:4
相关论文
共 12 条
[1]  
BAKOGLU HB, 1990, INTERCONNECTIONS PAC
[2]   A power-optimal repeater insertion methodology for global interconnects in nanometer designs [J].
Banerjee, K ;
Mehrotra, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (11) :2001-2007
[3]   Analysis of on-chip inductance effects for distributed RLC interconnects [J].
Banerjee, K ;
Mehrotra, A .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (08) :904-915
[4]  
CONG J, 1998, P INT S PHYS DES, P45
[5]   Optimum wire sizing of RLC interconnect with repeaters [J].
El-Moursy, MA ;
Friedman, EG .
INTEGRATION-THE VLSI JOURNAL, 2004, 38 (02) :205-225
[6]   Scaling analysis of multilevel interconnect temperatures for high-performance ICs [J].
Im, S ;
Srivastava, N ;
Banerjee, K ;
Goodson, KE .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (12) :2710-2719
[7]   Global interconnect width and spacing optimization for latency, bandwidth and power dissipation [J].
Li, XC ;
Mao, JF ;
Huang, HF ;
Liu, Y .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (10) :2272-2279
[8]   A global interconnect optimization scheme for nanometer scale VLSI with implications for latency, bandwidth, and power dissipation [J].
Mui, ML ;
Banerjee, K ;
Mehrotra, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (02) :195-203
[9]  
OTTEN R, 2000, P INT WORKS SYST LEV, P59
[10]   CLOSED-FORM EXPRESSIONS FOR INTERCONNECTION DELAY, COUPLING, AND CROSSTALK IN VLSIS [J].
SAKURAI, T .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (01) :118-124