A methodology for optimal repeater insertion in pipelined interconnects

被引:7
|
作者
Cocchini, P [1 ]
机构
[1] Intel Corp, CAD Res, Hillsboro, OR 97124 USA
关键词
dynamic programming; integrated circuit interconnections; pipelines; repeaters;
D O I
10.1109/TCAD.2003.819422
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For many years, CMOS-process scaling has allowed a steady increase in the operating frequency and integration density of integrated circuits. Only recently, however, have we reached a point where it takes several clock cycles for global signals to traverse a complex digital system such as a modern microprocessor. Thus, interconnect latency must be taken into account as a new design parameter in future synthesis and optimization tools at the architectural, as well as synthesis, level. To this purpose, this paper proposes a new latency-aware technique for the performance-driven concurrent insertion of flip-flops and repeaters in very large scale integration circuits, also taking clock skew into account. Pipelined interconnects are optimally designed for minimum latency or to meet latency constraints at the receivers. Given its generality, our methodology can be used to extend many existing techniques to the broader case of pipelined interconnects. An experimental scaling study showing overwhelming evidence of an exponential increase in the number of clocked repeaters every process generation, for high-performance microprocessors, as well as high-end application specific integrated circuits, is also presented. Such an increase indicates a radical change in current design methodologies to cope with this new emerging problem.
引用
收藏
页码:1613 / 1624
页数:12
相关论文
共 50 条
  • [41] Power-delay-product optimal repeater design for horizontal and vertical multilayer graphene nanoribbon interconnects
    M. Sanaeepur
    M. Momeni
    A. Mahmoudi
    Journal of Computational Electronics, 2022, 21 : 1088 - 1097
  • [42] Power-delay-product optimal repeater design for horizontal and vertical multilayer graphene nanoribbon interconnects
    Sanaeepur, M.
    Momeni, M.
    Mahmoudi, A.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (05) : 1088 - 1097
  • [43] Uniform repeater insertion in RC trees
    Adler, Victor
    Friedman, Eby G.
    IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, 2000, 47 (10): : 1515 - 1523
  • [44] Uniform repeater insertion in RC trees
    Adler, V
    Friedman, EG
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2000, 47 (10) : 1515 - 1523
  • [45] Repeater stage timing analysis for VLSI resistive interconnects
    Chandel, Rajeevan
    Sarkar, S.
    Agarwal, R. P.
    MICROELECTRONICS INTERNATIONAL, 2006, 23 (03) : 19 - 25
  • [46] Accurate analysis of on-chip inductance effects and implications for optimal repeater insertion and technology scaling
    Banerjee, K
    Mehrotra, A
    2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, : 195 - 198
  • [47] Boostable Repeater Design for Variation Resilience in VLSI Interconnects
    Shim, Kyu-Nam
    Hu, Jiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (09) : 1619 - 1631
  • [48] Implementation of wave-pipelined interconnects in FPGAs
    Mak, Terrence
    D'Alessandro, Crescenzo
    Sedcole, Pete
    Cheung, Peter Y. K.
    Yakovlev, Alex
    Luk, Wayne
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 213 - +
  • [49] OPTIMAL ANALOG REPEATER SYSTEMS
    KOBAYASHI, I
    TAKI, Y
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1976, 24 (12) : 1310 - 1315
  • [50] An Optimal Model for Repeater Coordination
    Yu, Shiyun
    Li, Hao
    INSTRUMENTATION, MEASUREMENT, CIRCUITS AND SYSTEMS, 2012, 127 : 225 - 232