A methodology for optimal repeater insertion in pipelined interconnects

被引:7
|
作者
Cocchini, P [1 ]
机构
[1] Intel Corp, CAD Res, Hillsboro, OR 97124 USA
关键词
dynamic programming; integrated circuit interconnections; pipelines; repeaters;
D O I
10.1109/TCAD.2003.819422
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For many years, CMOS-process scaling has allowed a steady increase in the operating frequency and integration density of integrated circuits. Only recently, however, have we reached a point where it takes several clock cycles for global signals to traverse a complex digital system such as a modern microprocessor. Thus, interconnect latency must be taken into account as a new design parameter in future synthesis and optimization tools at the architectural, as well as synthesis, level. To this purpose, this paper proposes a new latency-aware technique for the performance-driven concurrent insertion of flip-flops and repeaters in very large scale integration circuits, also taking clock skew into account. Pipelined interconnects are optimally designed for minimum latency or to meet latency constraints at the receivers. Given its generality, our methodology can be used to extend many existing techniques to the broader case of pipelined interconnects. An experimental scaling study showing overwhelming evidence of an exponential increase in the number of clocked repeaters every process generation, for high-performance microprocessors, as well as high-end application specific integrated circuits, is also presented. Such an increase indicates a radical change in current design methodologies to cope with this new emerging problem.
引用
收藏
页码:1613 / 1624
页数:12
相关论文
共 50 条
  • [31] Power-optimal repeater insertion consideringVdd and Vth as design Freedoms
    Chang, YC
    Tam, KH
    He, L
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 137 - 142
  • [32] Optimal repeater insertion for N-tier multilevel interconnect architectures
    Venkatesan, R
    Davis, JA
    Bowman, KA
    Meindl, JD
    PROCEEDINGS OF THE IEEE 2000 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2000, : 132 - 134
  • [33] Repeater insertion combined with LGR methodology for on-chip interconnect timing optimization
    Moreinis, M
    Morgenshtein, A
    Wagner, IA
    Kolodny, A
    ICECS 2004: 11th IEEE International Conference on Electronics, Circuits and Systems, 2004, : 125 - 128
  • [34] Timing optimization for multi-source nets: Characterization and optimal repeater insertion
    Lillis, J
    Cheng, CK
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 214 - 219
  • [35] Thermal-aware methodology for repeater insertion in low-power VLSI circuits
    Ku, Ja Chun
    Ismail, Yehea
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (08) : 963 - 970
  • [36] Thermal-Aware Methodology for Repeater Insertion in Low-Power VLSI Circuits
    Ku, Ja Chun
    Ismail, Yehea
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 86 - 91
  • [37] On dynamic delay and repeater insertion
    Tenhunen, H
    Pamunuwa, D
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 97 - 100
  • [38] Simultaneous Shield and Repeater Insertion
    Jakushokas, Renatas
    Friedman, Eby G.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 15 - 19
  • [39] Repeater Insertion in SFQ Interconnect
    Jabbari, Tahereh
    Krylov, Gleb
    Whiteley, Stephen
    Kawa, Jamil
    Friedman, Eby G.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2020, 30 (08)
  • [40] Voltage scaling, wire sizing and repeater insertion design rules for wave-pipelined VLSI global interconnect circuits
    Deodhar, VV
    Davis, JA
    6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 592 - 597