A methodology for optimal repeater insertion in pipelined interconnects

被引:7
|
作者
Cocchini, P [1 ]
机构
[1] Intel Corp, CAD Res, Hillsboro, OR 97124 USA
关键词
dynamic programming; integrated circuit interconnections; pipelines; repeaters;
D O I
10.1109/TCAD.2003.819422
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For many years, CMOS-process scaling has allowed a steady increase in the operating frequency and integration density of integrated circuits. Only recently, however, have we reached a point where it takes several clock cycles for global signals to traverse a complex digital system such as a modern microprocessor. Thus, interconnect latency must be taken into account as a new design parameter in future synthesis and optimization tools at the architectural, as well as synthesis, level. To this purpose, this paper proposes a new latency-aware technique for the performance-driven concurrent insertion of flip-flops and repeaters in very large scale integration circuits, also taking clock skew into account. Pipelined interconnects are optimally designed for minimum latency or to meet latency constraints at the receivers. Given its generality, our methodology can be used to extend many existing techniques to the broader case of pipelined interconnects. An experimental scaling study showing overwhelming evidence of an exponential increase in the number of clocked repeaters every process generation, for high-performance microprocessors, as well as high-end application specific integrated circuits, is also presented. Such an increase indicates a radical change in current design methodologies to cope with this new emerging problem.
引用
收藏
页码:1613 / 1624
页数:12
相关论文
共 50 条
  • [1] A power-optimal repeater insertion methodology for global interconnects in nanometer designs
    Banerjee, K
    Mehrotra, A
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (11) : 2001 - 2007
  • [2] Optimal voltage scaling, repeater insertion, and wire sizing for wave-pipelined global interconnects
    Deodhar, Vinita V.
    Davis, Jeffrey A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (04) : 1023 - 1030
  • [3] Optimal repeater insertion for horizontal and vertical graphene nanoribbon interconnects
    Li, Wen
    Zhao, Wen-Sheng
    Liu, Peng-Wei
    Wang, Jing
    Wang, Gaofeng
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2020, 33 (02)
  • [4] Repeater insertion for carbon nanotube interconnects
    Zhao, Wen-Sheng
    Wang, Gaofeng
    Sun, Lingling
    Yin, Wen-Yan
    Guo, Yong-Xin
    MICRO & NANO LETTERS, 2014, 9 (05) : 337 - 339
  • [5] Repeater insertion to minimise delay in coupled interconnects
    Pamunuwa, D
    Tenhunen, H
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 513 - 517
  • [6] Repeater insertion in global interconnects in VLSI circuits
    Chandel, R
    Sarkar, S
    Agarwal, RP
    MICROELECTRONICS INTERNATIONAL, 2005, 22 (01) : 43 - 50
  • [7] Optimal repeater insertion for nano-interconnects in current-mode signalling scheme
    Liu, Peng-Wei
    Zhao, Wen-Sheng
    Wang, Da-Wei
    Wang, Jing
    Hu, Yue
    Wang, Gaofeng
    MICRO & NANO LETTERS, 2020, 15 (05) : 308 - 312
  • [8] Insertion of an Optimal Number of Repeaters in Pipelined Nano-interconnects for Transient Delay Minimization
    C. Venkataiah
    K. Satyaprasad
    T. Jayachandra Prasad
    Circuits, Systems, and Signal Processing, 2019, 38 : 682 - 698
  • [9] Insertion of an Optimal Number of Repeaters in Pipelined Nano-interconnects for Transient Delay Minimization
    Venkataiah, C.
    Satyaprasad, K.
    Prasad, T. Jayachandra
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (02) : 682 - 698
  • [10] Encoding with repeater insertion for minimizing delay in VLSI interconnects
    Raghunandan, C.
    Sainarayanan, K. S.
    Srinivas, M. B.
    6TH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2006, : 205 - +