Full open defects in nanometric CMOS

被引:8
作者
Arumi, D. [1 ]
Rodriguez-Montanes, R. [1 ]
Figueras, J. [1 ]
Eichenberger, S. [2 ]
Hora, C. [2 ]
Kruseman, B. [2 ]
机构
[1] Univ Politecn Cataluna, Dept Elect Engn, 647 P9, E-08028 Barcelona, Spain
[2] NXP Semicond, Eindhoven, Netherlands
来源
26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 2008年
关键词
D O I
10.1109/VTS.2008.31
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full open defects on the interconnect fines cause the broken wires to become floating. The voltage of a floating line depends on its topological characteristics, namely: parasitic capacitances to neighbouring structures, transistor capacitances of the downstream gate(s) and the trapped charge. However, in nanometric CMOS technologies, the oxide thickness is reduced below a few tens of angstrom causing the gate tunnelling leakage to strongly impact the behaviour of defective circuits with fun open defects. Floating lines can not be considered electrically isolated anymore and are subjected to transient evolutions until arriving at a quiescent state, determined by the technology and the downstream gate(s). The occurrence of full opens as well as the impact of the gate tunnelling leakage is expected to increase for future technologies. The analysis of full opens affecting basic CMOS gates is presented and their defective behaviour characterized. The prediction of the defective logic response of such basic gates is presented for nanometric technologies based on Predictive Technology Models. The final steady state is found to be independent on the initial state of the floating node. Experimental evidence of this behaviour is presented for an industrial chip of 0.18 mu m technology.
引用
收藏
页码:119 / +
页数:2
相关论文
共 22 条
[11]   Resistance characterization for weak open defects [J].
Montañés, RR ;
Volf, P ;
de Gyuez, JP .
IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (05) :18-26
[12]  
Rafiq S, 1998, SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, P228, DOI 10.1109/ATS.1998.741618
[13]   TOPOLOGY DEPENDENCE OF FLOATING GATE FAULTS IN MOS INTEGRATED-CIRCUITS [J].
RENOVELL, M ;
CAMBON, G .
ELECTRONICS LETTERS, 1986, 22 (03) :152-153
[14]   Spatial distribution of acaricide profiles (Boophilus microplus strains susceptible or resistant to acaricides) in southeastern Mexico [J].
Rodriguez-Vivas, R. I. ;
Rivas, A. L. ;
Chowell, G. ;
Fragoso, S. H. ;
Rosario, C. R. ;
Garcia, Z. ;
Smith, S. D. ;
Williams, J. J. ;
Schwager, S. J. .
VETERINARY PARASITOLOGY, 2007, 146 (1-2) :158-169
[15]  
RODRIGUEZMONTAN.R, IEE ELECT LETT, V43, P1440
[16]   Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits [J].
Roy, K ;
Mukhopadhyay, S ;
Mahmoodi-Meimand, H .
PROCEEDINGS OF THE IEEE, 2003, 91 (02) :305-327
[17]   A persistent diagnostic technique for unstable defects [J].
Sato, Y ;
Yamazaki, I ;
Yamanaka, H ;
Ikeda, T ;
Takakura, M .
INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, :242-249
[18]   HOLE INJECTION SIO2 BREAKDOWN MODEL FOR VERY-LOW VOLTAGE LIFETIME EXTRAPOLATION [J].
SCHUEGRAF, KF ;
HU, CM .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (05) :761-767
[19]  
SCHUEGRAF KF, 1992, S VLSI TECHN, P18
[20]  
*SEM IND ASS, INT TECHN ROADM SEM