Architecture for video coding on a processor with an ARM and DSP cores

被引:3
|
作者
Huang, Yung-Sung [1 ]
Chieu, Bin-Chang [1 ]
机构
[1] Natl Taiwan Univ Sci & Technol, Taipei, Taiwan
关键词
Dual-core processors;
D O I
10.1007/s11042-010-0550-y
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper aims to describe architecture for video coding on a processor with an ARM and DSP cores. The proposed platform has been designed for MPEG-4 Visual Simple Profile. The obtained results are optimized if compared with these of single-core. The dual-core processors, composed of RISC and DSP, are widely used as the based-band processors of cell phones. The RISC suits for IO control, while DSP is useful for computation. The operational efficiency of the integration of RISC and DSP is outstanding. Video compression requires a great deal of computation, so we take both the feature of coding algorithm and the hardware platform into consideration. We analyze features of key components in video codec and propose the framework, which adopts DMA to shorten the time needed. It is the result of the communication between the dual-cores. The experimental results indicate that during the inter-frame processing, dual-core with DMA can cut down the processing time by 1/4 more than that of single-use of ARM or DSP. Moreover, it can save 3/4 of the time for encode/decode processing in inter-frame. Especially, in respect of motion estimation, the performance rating can be improved by 4 times.
引用
收藏
页码:527 / 543
页数:17
相关论文
共 50 条
  • [21] ARM's V.6 architecture yields ARM 11 processor
    Neale, R
    ELECTRONIC ENGINEERING DESIGN, 2002, 74 (905): : 11 - 11
  • [22] UNIVERSAL ARCHITECTURE FOR VIDEO CODING.
    Chiariglione, L.
    Corgnier, L.
    Guglielmo, M.
    CSELT Technical Reports, 1986, 14 (03): : 181 - 183
  • [23] A parallel memory architecture for video coding
    Jian-ying Peng
    Xiao-lang Yan
    De-xian Li
    Li-zhong Chen
    Journal of Zhejiang University-SCIENCE A, 2008, 9 : 1644 - 1655
  • [24] A parallel memory architecture for video coding
    Peng, Jian-ying
    Yan, Xiao-lang
    Li, De-xian
    Chen, Li-zhong
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE A, 2008, 9 (12): : 1644 - 1655
  • [25] UNIVERSAL ATM VIDEO CODING ARCHITECTURE
    DAGOSTINO, S
    DAVID, J
    HEISS, R
    VERBIEST, W
    ELECTRICAL COMMUNICATION, 1990, 64 (2-3): : 186 - 193
  • [26] MULTIPROCESSOR DSP WITH MULTISTAGE SWITCHING NETWORK FOR VIDEO CODING
    OKUMURA, Y
    IRIE, K
    KISHIMOTO, R
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1991, 39 (06) : 938 - 946
  • [27] MPEG4 video communication processor architecture
    Moseler, K
    Chen, R
    Levi, S
    MEDIA PROCESSORS 1999, 1998, 3655 : 76 - 86
  • [28] FFT Processor IP Cores synthesis on the base of configurable pipeline architecture
    Melnyk, A
    Dunets, B
    EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2003, : 211 - 213
  • [29] Media processor architecture for video and imaging on camera phones
    Meehan, Joseph
    Yoo, Youngjun Francis
    Hung, Ching-Yu
    Polley, Mike
    2008 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-12, 2008, : 5340 - 5343
  • [30] A retargetable simulator generator for DSP processor cores with packed SIMD-type instructions
    Togawa, N
    Kasahara, K
    Miyaoka, Y
    Choi, J
    Yanagisawa, M
    Ohtsuki, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (12) : 3099 - 3109