A new asynchronous pipeline scheme: Application to the design of a self-timed ring divider

被引:15
作者
Renaudin, M [1 ]
ElHassan, B [1 ]
Guyot, A [1 ]
机构
[1] INST NATL POLYTECH GRENOBLE,TIMA,INTEGRATED SYST DESIGN GRP,F-38031 GRENOBLE,FRANCE
关键词
D O I
10.1109/4.508214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an efficient means of synchronizing and pipelining asynchronous circuits implemented using differential cascode voltage switch logic (DCVSL) [1] precharged function blocks, A modified version of this logic, called LDCVSL (latch differential cascode voltage switch logic),which is similar to the LCDL (latched CMOS differential logic [2]), or DCVSL with NORA-Latch [3], is used to improve the storage capability of the precharged function blocks, Improving the storage capability of the building blocks allows the design of an efficient pipeline scheme which is described in detail, Following a description of its potential performance, the pipeline scheme is applied to the design of self-timed rings, It is shown that more compact ring structures can be obtained without loss of performance. Our design methodology is then presented. It is based on the use of a private asynchronous standard cell library, fully compatible with an existing CMOS standard cell library provided by the foundry, Our approach allows the rapid design of standard cell based asynchronous circuits, Finally, both the pipeline scheme and design,approach are illustrated through the design of a 32-b self-timed ring divider, The division algorithm is first briefly presented. The chip architecture is then described with the results obtained after fabrication, The test chip has been fabricated using the CNET/SGS-Thomson 0.5 mu m three metal layer technology, The 0.7 mm(2) chip computes 32-b divisions in 101 ns with a power consumption of 30 mW at a throughput of 10 million operations per second.
引用
收藏
页码:1001 / 1013
页数:13
相关论文
共 50 条
[31]   Self-timed design with dynamic domino circuits [J].
Yang, JL ;
Brunvand, E .
ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, :217-219
[32]   DESIGN OF HARDWARE EFFICIENT SELF-TIMED CIRCUITS [J].
LU, SL .
ELECTRONICS LETTERS, 1993, 29 (01) :6-7
[33]   AUTOMATED SYNTHESIS OF SYSTEMS WITH INTERACTING ASYNCHRONOUS (SELF-TIMED) AND SYNCHRONOUS COMPONENTS [J].
SUBRAHMANYAM, PA .
PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, :334-337
[34]   Implementation of a self-timed asynchronous parallel FIR filter using CSCD [J].
Lampinen, H ;
Perälä, P ;
Vainio, I .
22ND NORCHIP CONFERENCE, PROCEEDINGS, 2004, :203-206
[35]   A FULLY ASYNCHRONOUS DIGITAL SIGNAL PROCESSOR USING SELF-TIMED CIRCUITS [J].
JACOBS, GM ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1526-1537
[36]   SELF-TIMED DIVIDER USING THE REDUNDANT SIGNED-DIGIT NUMBER SYSTEM [J].
CHOI, KY ;
LEE, KJ ;
KANG, JW .
INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 79 (02) :183-192
[37]   A Self-timed Ring Based True Random Number Generatora [J].
Cherkaoui, Abdelkarim ;
Fischer, Viktor ;
Aubert, Alain ;
Fesquet, Laurent .
2013 IEEE 19TH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2013, :99-106
[38]   Mathematical Models of Critical Soft Error in Synchronous and Self-Timed Pipeline [J].
Sokolov, Igor ;
Stepchenkov, Yuri ;
Diachenko, Yuri ;
Khilko, Dmitry .
MATHEMATICS, 2025, 13 (05)
[39]   Comparison of Self-Timed Ring and Inverter Ring Oscillators as Entropy Sources in FPGAs [J].
Cherkaoui, Abdelkarim ;
Fischer, Viktor ;
Aubert, Alain ;
Fesquet, Laurent .
DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, :1325-1330
[40]   Design and analysis of a self-timed duplex communication system [J].
Yakovlev, A ;
Furber, S ;
Krenz, R ;
Bystrov, A .
IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (07) :798-814