A new asynchronous pipeline scheme: Application to the design of a self-timed ring divider

被引:15
作者
Renaudin, M [1 ]
ElHassan, B [1 ]
Guyot, A [1 ]
机构
[1] INST NATL POLYTECH GRENOBLE,TIMA,INTEGRATED SYST DESIGN GRP,F-38031 GRENOBLE,FRANCE
关键词
D O I
10.1109/4.508214
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an efficient means of synchronizing and pipelining asynchronous circuits implemented using differential cascode voltage switch logic (DCVSL) [1] precharged function blocks, A modified version of this logic, called LDCVSL (latch differential cascode voltage switch logic),which is similar to the LCDL (latched CMOS differential logic [2]), or DCVSL with NORA-Latch [3], is used to improve the storage capability of the precharged function blocks, Improving the storage capability of the building blocks allows the design of an efficient pipeline scheme which is described in detail, Following a description of its potential performance, the pipeline scheme is applied to the design of self-timed rings, It is shown that more compact ring structures can be obtained without loss of performance. Our design methodology is then presented. It is based on the use of a private asynchronous standard cell library, fully compatible with an existing CMOS standard cell library provided by the foundry, Our approach allows the rapid design of standard cell based asynchronous circuits, Finally, both the pipeline scheme and design,approach are illustrated through the design of a 32-b self-timed ring divider, The division algorithm is first briefly presented. The chip architecture is then described with the results obtained after fabrication, The test chip has been fabricated using the CNET/SGS-Thomson 0.5 mu m three metal layer technology, The 0.7 mm(2) chip computes 32-b divisions in 101 ns with a power consumption of 30 mW at a throughput of 10 million operations per second.
引用
收藏
页码:1001 / 1013
页数:13
相关论文
共 50 条
[21]   DESIGN OF SELF-TIMED MULTIPLIERS - A COMPARISON [J].
SPARSO, J ;
NIELSEN, CD ;
NIELSEN, LS ;
STAUNSTRUP, J .
ASYNCHRONOUS DESIGN METHODOLOGIES, 1993, 28 :165-179
[22]   A four-phase handshaking asynchronous static RAM design for self-timed systems [J].
Sit, VWY ;
Choy, CS ;
Chan, CF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (01) :90-96
[23]   Asynchronous SAR ADC with self-timed track-and-hold [J].
Bae, Sunghyun ;
Lee, Sewon ;
Seong, Siheon ;
Woo, Jiwon ;
Lee, Minjae .
ELECTRONICS LETTERS, 2023, 59 (22)
[24]   Carry length distribution analysis for self-timed asynchronous adders [J].
Liddicoat, Albert A. ;
Clarkson, Anton ;
Slivovsky, Lynne A. .
ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XVII, 2007, 6697
[25]   SELF - A SELF-TIMED SYSTEMS-DESIGN TECHNIQUE [J].
LAU, CH .
ELECTRONICS LETTERS, 1987, 23 (06) :269-270
[26]   On Self-Timed Ring for Consistent Mapping and Maximum Throughput [J].
Jiang, Weiwen ;
Zhuge, Qingfeng ;
Yi, Juan ;
Yang, Lei ;
Sha, Edwin H. M. .
2014 IEEE 20TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA), 2014,
[27]   DESIGN METHODOLOGY FOR SELF-TIMED VLSI SYSTEMS [J].
LISTER, PF ;
ALHELWANI, AM .
IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1985, 132 (01) :25-32
[28]   Design for self-checking and self-timed datapath [J].
Yang, JL .
21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, :417-422
[29]   Functional Approach in Self-Timed Circuit Design [J].
Plekhanov, L. P. ;
Zakharov, V. N. ;
Stepchenkov, Y. A. .
PROCEEDINGS OF 2015 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2015,
[30]   SELF-TIMED SYSTEM-DESIGN TECHNIQUE [J].
TAN, YK ;
LIM, YC .
ELECTRONICS LETTERS, 1990, 26 (05) :284-286