3D Integrated Water Cooling of a Composite Multilayer Stack of Chips

被引:43
作者
Alfieri, Fabio [1 ]
Tiwari, Manish K. [1 ]
Zinovik, Igor [1 ]
Poulikakos, Dimos [1 ]
Brunschwiler, Thomas [2 ]
Michel, Bruno [2 ]
机构
[1] ETH, Lab Thermodynam Emerging Technol, Dept Mech & Proc Engn, CH-8092 Zurich, Switzerland
[2] IBM Res GmbH, IBM Zurich Res Lab, Adv Thermal Packaging, CH-8803 Ruschlikon, Switzerland
来源
JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME | 2010年 / 132卷 / 12期
关键词
3D chip stack; micropin-fin; integrated water cooling; conjugate heat transfer modeling; variable properties; thin porous medium; nonthermal equilibrium; CONVECTIVE HEAT-TRANSFER; PERFORMANCE;
D O I
10.1115/1.4002287
中图分类号
O414.1 [热力学];
学科分类号
摘要
New generation supercomputers with three dimensional stacked chip architectures pose a major challenge with respect to the removal of dissipated heat, which can reach currently as high as 250 W/cm(2) in multilayer chip stacks of less than 0.3 cm(3) volume. Interlayer integrated water cooling is a very promising approach for such high heat flux removal due to much larger thermal capacity and conductivity of water compared with air, the traditional cooling fluid. In the current work, a multiscale conjugate heat transfer model is developed for integrated water cooling of chip layers and validated with experimental measurements on an especially designed thermal test vehicle that simulates a four tier chip stack with a footprint of 1 cm(2). The cooling heat transfer structure, which consists of microchannels with cylindrical pin-fins, is conceived in such a way that it can be directly integrated with the device layout in multilayer chips. Every composite layer is cooled by water flow in microchannels (height of 100 mu m), which are arranged in two port water inlet-outlet configuration. The total power removed in the stack is 390 W at a temperature gradient budget of 60 K from liquid inlet to maximal junction temperature, corresponding to about 1.3 kW/cm(3) volumetric heat flow. The computational cost and complexity of detailed computational fluid dynamics (CFD) modeling of heat transfer in stacked chips with integrated cooling can be prohibitive. Therefore, the heat transfer structure is modeled using a porous medium approach, where the model parameters of heat transfer and hydrodynamic resistance are derived from averaging the results of the detailed 3D-CFD simulations of a single streamwise row of fins. The modeling results indicate that an isotropic porous medium model does not accurately predict the measured temperature fields. The variation of material properties due to temperature gradients is found to be large; therefore, variable properties are used in the model. It is also shown that the modeling of the heat transfer in the cooling sublayers requires the implementation of a porous medium approach with a local thermal nonequilibrium, as well as orthotropic heat conduction and hydrodynamic resistance. The improved model reproduces the temperatures measured in the stack within 10%. The model is-used to predict the behavior of multilayer stacks mimicking the change of heat fluxes resulting from variations in the computational load of the chips during their operation. [DOI: 10.1115/1.4002287]
引用
收藏
页数:9
相关论文
共 29 条
  • [1] [Anonymous], 1892, London, V34, P481, DOI [10.1080/14786449208620364, DOI 10.1080/14786449208620364]
  • [2] Interlayer cooling potential in vertically integrated packages
    Brunschwiler, T.
    Michel, B.
    Rothuizen, H.
    Kloter, U.
    Wunderle, B.
    Oppermann, H.
    Reichl, H.
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2009, 15 (01): : 57 - 74
  • [3] Brunschwiler T., 2008, THERMAL MANAGEMENT V, P635
  • [4] Brunschwiler T., 2009, Proc. 3DIC 2009, P1
  • [5] BRUNSCHWILER T, 2008, P 11 IEEE INT C THER, V1, P1114
  • [6] Brunschwiler T, 2006, 2006 PROCEEDINGS 10TH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONICS SYSTEMS, VOLS 1 AND 2, P196
  • [7] A practical implementation of silicon microchannel coolers for high power chips
    Colgan, Evan G.
    Furman, Bruce
    Gaynes, Michael
    Graham, Willian S.
    LaBianca, Nancy C.
    Magerlein, John H.
    Polastre, Robert J.
    Rothwell, Mary Beth
    Bezama, R. J.
    Choudhary, Rehan
    Marston, Kenneth C.
    Toy, Hilton
    Wakil, Jamil
    Zitz, Jeffrey A.
    Schmidt, Roger R.
    [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2007, 30 (02): : 218 - 225
  • [8] Experimental Investigation of an Ultrathin Manifold Microchannel Heat Sink for Liquid-Cooled Chips
    Escher, W.
    Brunschwiler, T.
    Michel, B.
    Poulikakos, D.
    [J]. JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 2010, 132 (08): : 1 - 10
  • [9] Efficiency of optimized bifurcating tree-like and parallel microchannel networks in the cooling of electronics
    Escher, W.
    Michel, B.
    Poulikakos, D.
    [J]. INTERNATIONAL JOURNAL OF HEAT AND MASS TRANSFER, 2009, 52 (5-6) : 1421 - 1430
  • [10] FORCED-CONVECTION IN BANKS OF INCLINED CYLINDERS AT LOW REYNOLDS-NUMBERS
    FOWLER, AJ
    BEJAN, A
    [J]. INTERNATIONAL JOURNAL OF HEAT AND FLUID FLOW, 1994, 15 (02) : 90 - 99