A hardware implementation of artificial neural networks using field programmable gate arrays

被引:19
|
作者
Won, E. [1 ]
机构
[1] Korea Univ, Dept Phys, Seoul 136713, South Korea
来源
NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT | 2007年 / 581卷 / 03期
关键词
artificial neural network; FPGA; VHDL; level; 1; trigger;
D O I
10.1016/j.nima.2007.08.163
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
An artificial neural network algorithm is implemented using a low-cost field programmable gate array hardware. One hidden layer is used in the feed-forward neural network structure in order to discriminate one class of patterns from the other class in real time. In this work, the training of the network is performed in the off-line computing environment and the results of the training are configured to the hardware in order to minimize the latency of the neural computation. With five 8-bit input patterns, six hidden nodes, and one 8-bit output, the implemented hardware neural network makes decisions on a set of input patterns in I I clock cycles, or less than 200 ns with a 60MHz clock. The result from the hardware neural computation is well predictable based on the off-line computation. This implementation may be used in level I hardware triggers in high energy physics experiments. (c) 2007 Elsevier B.V. All rights reserved.
引用
收藏
页码:816 / 820
页数:5
相关论文
共 50 条
  • [21] Image Processing on Field Programmable Gate Arrays
    Celik, Ali Recai
    2015 23RD SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2015, : 1501 - 1504
  • [22] Simulation of diffusion limited aggregation in field programmable gate arrays
    Wijesinghe, W. A. S.
    Jayananda, M. K.
    Sonnadara, D. U. J.
    JOURNAL OF THE NATIONAL SCIENCE FOUNDATION OF SRI LANKA, 2010, 38 (04): : 213 - 218
  • [23] Intrinsic Evolution of Analog Circuits Using Field Programmable Gate Arrays
    Whitley, Derek
    Yoder, Jason
    Carpenter, Nicklas
    ARTIFICIAL LIFE, 2022, 28 (04) : 499 - 516
  • [24] DeepFire: Acceleration of Convolutional Spiking Neural Network on Modern Field Programmable Gate Arrays
    Aung, Myat Thu Linn
    Qu, Chuping
    Yang, Liwei
    Luo, Tao
    Goh, Rick Siow Mong
    Wong, Weng-Fai
    2021 31ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2021), 2021, : 28 - 32
  • [25] Condition monitoring of planetary gearbox by hardware implementation of artificial neural networks
    Dabrowski, Dariusz
    MEASUREMENT, 2016, 91 : 295 - 308
  • [26] Increasing the Security of Network Data Transmission with a Configurable Hardware Firewall Based on Field Programmable Gate Arrays
    Grossi, Marco
    Alfonsi, Fabrizio
    Prandini, Marco
    Gabrielli, Alessandro
    FUTURE INTERNET, 2024, 16 (09)
  • [27] Signal classification and software–hardware implementation of digital filter banks based on field-programmable gate arrays and compute unified device architecture
    Kaplun D.I.
    Klionskiy D.M.
    Gulvanskiy V.V.
    Voznesenskiy A.S.
    Golubkov A.M.
    Geppener V.V.
    Kupriyanov M.S.
    Pattern Recognition and Image Analysis, 2016, 26 (03) : 506 - 517
  • [29] A Modularization Hardware Implementation Approach for Artificial Neural Network
    Wang, Tong
    Wang, Lianming
    PROCEEDINGS OF THE 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER ENGINEERING AND ELECTRONICS (ICECEE 2015), 2015, 24 : 670 - 675
  • [30] Implementation of Petri nets using a field-programmable gate array
    Yang, SK
    Liu, TS
    QUALITY AND RELIABILITY ENGINEERING INTERNATIONAL, 2000, 16 (02) : 99 - 116