A Low-Power All-Digital on-Chip CMOS Oscillator for a Wireless Sensor Node

被引:1
|
作者
Sheng, Duo [1 ]
Hong, Min-Rong [1 ]
机构
[1] Fu Jen Catholic Univ, Dept Elect Engn, Taipei 24205, Taiwan
关键词
on-chip reference clock generator; wireless sensor node; wireless body area network (WBAN); all digital; low power; CALIBRATION; LOOP;
D O I
10.3390/s16101710
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper presents an all-digital low-power oscillator for reference clocks in wireless body area network (WBAN) applications. The proposed on-chip complementary metal-oxide-semiconductor (CMOS) oscillator provides low-frequency clock signals with low power consumption, high delay resolution, and low circuit complexity. The cascade-stage structure of the proposed design simultaneously achieves high resolution and a wide frequency range. The proposed hysteresis delay cell further reduces the power consumption and hardware costs by 92.4% and 70.4%, respectively, relative to conventional designs. The proposed design is implemented in a standard performance 0.18 mu m CMOS process. The measured operational frequency ranged from 7 to 155 MHz, and the power consumption was improved to 79.6 mu W (@ 7 MHz) with a 4.6 ps resolution. The proposed design can be implemented in an all-digital manner, which is highly desirable for system-level integration.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] All-digital A/D converter TAD with high-resolution and low-power for sensor/RF digitization
    Takamoto Watanabe
    Tomohito Terasawa
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 449 - 457
  • [32] All-Digital A/D Converter TAD for High-Resolution and Low-Power Sensor/RF Interface
    Watanabe, Takamoto
    Terasawa, Tomohito
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 197 - 200
  • [33] An On-Chip All-Digital PV-Monitoring Architecture for Digital IPs
    Karimiyan, Hossein
    Calimera, Andrea
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 162 - 172
  • [34] All-digital A/D converter TAD with high-resolution and low-power for sensor/RF digitization
    Watanabe, Takamoto
    Terasawa, Tomohito
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (03) : 449 - 457
  • [35] Challenges in designing low-power CMOs wireless systems-on-a-chip
    Su, David
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 113 - 120
  • [36] DESIGNING A LOW-POWER WIRELESS SENSOR NODE RASIP ARCHITECTURE
    Wagner, Jan
    Buchty, Rainer
    Schubert, Christian
    Berekovic, Mladen
    2013 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2013, : 106 - 111
  • [37] Low-power wireless on-chip microparticle manipulation with process variation compensation
    Kishiwada, Yasushi
    Iwasaki, Hirosuke
    Ueda, Shun
    Dei, Yoshiaki
    Miyawaki, Yusuke
    Matsuoka, Toshimasa
    IEICE ELECTRONICS EXPRESS, 2013, 10 (13):
  • [38] A CMOS-based Temperature Sensor with Subthreshold Operation for Low-voltage and Low-power On-chip Thermal Monitoring
    Na, Jun-Seok
    Shin, Woosul
    Kwak, Bong-Choon
    Hong, Seong-Kwan
    Kwon, Oh-Kyong
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (01) : 29 - 34
  • [39] A low-power CMOS Gm-C filter for wireless receiver applications with on-chip automatic tuning system
    Adrang, Habib
    Lotfi, Reza
    Mafinejhad, Khalil
    Tajalli, Armin
    Mehrmanesh, Saeed
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3810 - +
  • [40] Minimum Energy Point Tracking with All-Digital On-Chip Sensors
    Shiomi, Jun
    Hokimoto, Shu
    Ishihara, Tohru
    Onodera, Hidetoshi
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (02) : 227 - 235