Gate energy efficiency and negative capacitance in ferroelectric 2D/2D TFET from cryogenic to high temperatures

被引:19
|
作者
Kamaei, Sadegh [1 ]
Saeidi, Ali [1 ]
Gastaldi, Carlotta [1 ]
Rosca, Teodor [1 ]
Capua, Luca [1 ]
Cavalieri, Matteo [1 ]
Ionescu, Adrian M. [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Nanoelect Devices Lab NanoLab, CH-1015 Lausanne, Switzerland
基金
欧洲研究理事会;
关键词
FIELD-EFFECT TRANSISTORS; POLARIZATION; SILICON; FILMS;
D O I
10.1038/s41699-021-00257-6
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
We report the fabrication process and performance characterization of a fully integrated ferroelectric gate stack in a WSe2/SnSe2 Tunnel FETs (TFETs). The energy behavior of the gate stack during charging and discharging, together with the energy loss of a switching cycle and gate energy efficiency factor are experimentally extracted over a broad range of temperatures, from cryogenic temperature (77 K) up to 100 degrees C. The obtained results confirm that the linear polarizability is maintained over all the investigated range of temperature, being inversely proportional to the temperature T of the ferroelectric stack. We show that a lower-hysteresis behavior is a sine-qua-non condition for an improved energy efficiency, suggesting the high interest in a true NC operation regime. A pulsed measurement technique shows the possibility to achieve a hysteresis-free negative capacitance (NC) effect on ferroelectric 2D/2D TFETs. This enables sub-15 mV dec(-1) point subthreshold slope, 20 mV dec(-1) average swing over two decades of current, I-ON of the order of 100 nA mu m(-2) and I-ON/I-OFF > 10(4) at V-d = 1 V. Moreover, an average swing smaller than 10 mV dec(-1) over 1.5 decades of current is also obtained in a NC TFET with a hysteresis of 1 V. An analog current efficiency factor, up to 50 and 100 V-1, is achieved in hysteresis-free NC-TFETs. The reported results highlight that operating a ferroelectric gate stack steep slope switch in the NC may allow combined switching energy efficiency and low energy loss, in the hysteresis-free regime.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Effects of interface trap charges on the electrical characteristics of back-gated 2D Negative Capacitance FET
    Jiang, Chunsheng
    Zhong, Le
    Xie, Lei
    2019 IEEE 19TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO 2019), 2019, : 163 - 166
  • [22] Gate-Defined Quantum Confinement in CVD 2D WS2
    Lau, Chit Siong
    Chee, Jing Yee
    Cao, Liemao
    Ooi, Zi-En
    Tong, Shi Wun
    Bosman, Michel
    Bussolotti, Fabio
    Deng, Tianqi
    Wu, Gang
    Yang, Shuo-Wang
    Wang, Tong
    Teo, Siew Lang
    Wong, Calvin Pei Yu
    Chai, Jian Wei
    Chen, Li
    Zhang, Zhong Ming
    Ang, Kah-Wee
    Ang, Yee Sin
    Goh, Kuan Eng Johnson
    ADVANCED MATERIALS, 2022, 34 (25)
  • [23] Design of 2D nanocrystals
    Zakharov, V. N.
    Yatsenko, A. V.
    Paseshnichenko, K. A.
    Dunaev, S. F.
    Aslanov, L. A.
    STRUCTURAL CHEMISTRY, 2017, 28 (01) : 141 - 146
  • [24] Tunable Ferroelectric Topological Defects on 2D Topological Surfaces: Complex Strain Engineering Skyrmion-Like Polar Structures in 2D Materials
    Xu, Bo
    Gong, Zhanpeng
    Liu, Jingran
    Hong, Yunfei
    Yang, Yang
    Li, Lou
    Liu, Yilun
    Deng, Junkai
    Liu, Jefferson Zhe
    ADVANCED FUNCTIONAL MATERIALS, 2024, 34 (26)
  • [25] 2D Black Phosphorus: from Preparation to Applications for Electrochemical Energy Storage
    Wu, Shuxing
    Hui, Kwan San
    Hui, Kwun Nam
    ADVANCED SCIENCE, 2018, 5 (05)
  • [26] Epitaxial 2D SnSe2/ 2D WSe2 van der Waals Heterostructures
    Aretouli, Kleopatra Emmanouil
    Tsoutsou, Dimitra
    Tsipas, Polychronis
    Marquez-Velasco, Jose
    Giamini, Sigiava Aminalragia
    Kelaidis, Nicolaos
    Psycharis, Vassilis
    Dimoulas, Athanasios
    ACS APPLIED MATERIALS & INTERFACES, 2016, 8 (35) : 23222 - 23229
  • [27] Gate-Tunable Semiconductor Heterojunctions from 2D/3D van der Waals Interfaces
    Miao, Jinshui
    Liu, Xiwen
    Jo, Kiyoung
    He, Kang
    Saxena, Ravindra
    Song, Baokun
    Zhang, Huiqin
    He, Jiale
    Han, Myung-Geun
    Hu, Weida
    Jariwala, Deep
    NANO LETTERS, 2020, 20 (04) : 2907 - 2915
  • [28] van der Waals Epitaxy, Superlubricity, and Polarization of the 2D Ferroelectric SnS
    Moody, Michael J.
    Paul, Joshua T.
    Smeets, Paul J. M.
    dos Reis, Roberto
    Kim, Joon-Seok
    Mead, Christopher E.
    Gish, Jonathan Tyler
    Hersam, Mark C.
    Chan, Maria K. Y.
    Lauhon, Lincoln J.
    ACS APPLIED MATERIALS & INTERFACES, 2023, 15 (48) : 56150 - 56157
  • [29] Chemical Vapor Deposition Growth of 2D Ferroelectric Materials for Device Applications
    Wang, Liyao
    Sun, Guodong
    Yuan, Shuoguo
    ADVANCED MATERIALS TECHNOLOGIES, 2024, 9 (09):
  • [30] Electrical control of the valley degree of freedom in 2D ferroelectric/antiferromagnetic heterostructures
    Hu, He
    Tong, Wen-Yi
    Shen, Yu-Hao
    Duan, Chun-Gang
    JOURNAL OF MATERIALS CHEMISTRY C, 2020, 8 (24) : 8098 - 8106