Secure Design Flow for Asynchronous Multi-Valued Logic Circuits

被引:0
|
作者
Rafiev, Ashur [1 ]
Murphy, Julian P. [1 ]
Yakovlev, Alex [1 ]
机构
[1] Newcastle Univ, Sch Elect Elect & Comp Engn, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
关键词
POLARITY; EXPRESSIONS; COMPUTATION;
D O I
10.1109/ISMVL.2010.56
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The purpose of secure devices such as smartcards is to protect secret information against software and hardware attacks. Implementation of the appropriate protection techniques often implies non-standard methods that are not supported by the conventional design tools. In the recent decade the designers of secure devices have been working hard on customising the workflow. The presented research aims to collect the up-to-date experiences in this area and create a generic approach to the secure design flow that can be used as guidance by engineers. In the presented paper the emphasis is put on multi-valued logic synthesis and asynchronous system design. The proposed flow employs the tool based on higher radix and mixed radix Reed-Muller expansions [1], power-balanced logic component libraries and TiDE design environment [2]. The challenge of the research here is interfacing between different EDA tools and technologies. An example is also presented and described from the view of the system designer.
引用
收藏
页码:264 / 269
页数:6
相关论文
共 50 条
  • [31] Multi-valued logic learning control
    Xu, Li
    Zhu, Jing
    Jiang, Jingping
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1998, 26 (05): : 66 - 68
  • [32] A New Data Encoding Scheme using Multi-Valued Logic for an Asynchronous Handshake Protocol
    Song, Sung-Gun
    Park, Seong-Mo
    Oh, Myeong-Hoon
    18TH IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE 2014), 2014,
  • [33] A technique for logic design of voltage-mode pass transistor based multi-valued multiple-output logic circuits
    Babu, HMH
    Islam, MR
    Ali, AA
    Akon, MMS
    Rahaman, MA
    Islam, MF
    33RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2003, : 111 - 116
  • [34] Gate Level Information Flow Analysis for Multi-valued Logic System
    Tai, Yu
    Ru, Wei
    Guo, Lantian
    Mao, Baolei
    Mu, Dejun
    2017 2ND INTERNATIONAL CONFERENCE ON IMAGE, VISION AND COMPUTING (ICIVC 2017), 2017, : 1102 - 1106
  • [35] Design of Low Power MAX Operator for Multi-Valued Logic System
    Chowdhury, Adib Kabir
    Raj, Nikhil
    Singh, Ashutosh Kumar
    PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON ECO-FRIENDLY COMPUTING AND COMMUNICATION SYSTEMS, 2015, 70 : 428 - 433
  • [36] Polynomial Formal Verification of Multi-Valued Logic Circuits within Constant Cutwidth Architectures
    Nadeem, Mohamed
    Drechsler, Rolf
    2024 IEEE 54TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, ISMVL 2024, 2024, : 149 - 154
  • [37] Application of neuron-MOS to current-mode multi-valued logic circuits
    Shen, J
    Tanno, K
    Ishizuka, O
    Tang, Z
    1998 28TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - PROCEEDINGS, 1998, : 128 - 133
  • [38] Possibility of combined use of neuron-MOS and RTD in multi-valued logic circuits
    Cheng, Y
    Xu, J
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1357 - 1360
  • [39] Negative differential transconductance device with a stepped gate dielectric for multi-valued logic circuits
    Andreev, Maksim
    Choi, Jae-Woong
    Koo, Jiwan
    Kim, Hyeongjun
    Jung, Sooyoung
    Kim, Kwan-Ho
    Park, Jin-Hong
    NANOSCALE HORIZONS, 2020, 5 (10) : 1378 - 1385
  • [40] Organic-semiconductor nanoarchitectonics for multi-valued logic circuits with ideal transfer characteristics
    Jo, Sun-Woo
    Choi, Jungsoo
    Hayakawa, Ryoma
    Wakayama, Yutaka
    Jung, Sungyeop
    Kim, Chang-Hyun
    JOURNAL OF MATERIALS CHEMISTRY C, 2021, 9 (43) : 15415 - 15421