A Hierarchical Layout Generation Method for Quantum Circuits

被引:0
作者
Moghadam, Mina Chookhachizadeh [1 ]
Mohammadzadeh, Naser [1 ]
Sedighi, Mehdi [1 ]
Zamani, Morteza Saheb [1 ]
机构
[1] Amirkabir Univ Technol, Dept Comp Engn & Informat Technol, Tehran, Iran
来源
2013 17TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2013) | 2013年
关键词
Quantum Circuits; Physical Design; Hierarchical Layout Generation; Ion Trap Technology; ARCHITECTURE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum circuit design flow consists of two main tasks: synthesis and physical design. Synthesis converts the design description into a technology-dependent netlist and then, physical design takes the fixed netlist, produces the layout, and schedules the netlist on the layout. Quantum physical design problem is intractable. This process can be divided into two main processes: scheduling and layout generation. Some heuristic techniques have been proposed for the layout generation. These techniques do not produce good layouts for large netlists in terms of latency. Focusing on this issue, in this paper, a hierarchical layout generation algorithm is proposed that generates better layouts in terms of latency. Ion trap is used as the underlying technology in this paper. Experimental results show that the proposed algorithm decreases the average latency of quantum circuits by about 22% for the attempted benchmarks.
引用
收藏
页码:51 / 57
页数:7
相关论文
共 17 条
  • [1] [Anonymous], ACM SIGARCH COMPUTER
  • [2] An evaluation framework and instruction set architecture for ion-trap based quantum micro-architectures.
    Balensiefer, S
    Kregor-Stickles, L
    Oskin, M
    [J]. 32ND INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2005, : 186 - 196
  • [3] Breuer M.A., 1977, Proc. Design Automation Conf, P284
  • [4] A PROCEDURE FOR PLACEMENT OF STANDARD-CELL VLSI CIRCUITS
    DUNLOP, AE
    KERNIGHAN, BW
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1985, 4 (01) : 92 - 98
  • [5] GRASSL M, CIRCUITS QUANTUM ERR
  • [6] Quantum computing with trapped ions
    Haffner, H.
    Roos, C. F.
    Blatt, R.
    [J]. PHYSICS REPORTS-REVIEW SECTION OF PHYSICS LETTERS, 2008, 469 (04): : 155 - 203
  • [7] Architecture for a large-scale ion-trap quantum computer
    Kielpinski, D
    Monroe, C
    Wineland, DJ
    [J]. NATURE, 2002, 417 (6890) : 709 - 711
  • [8] Scalable and Robust Randomized Benchmarking of Quantum Processes
    Magesan, Easwar
    Gambetta, J. M.
    Emerson, Joseph
    [J]. PHYSICAL REVIEW LETTERS, 2011, 106 (18)
  • [9] Metodi TS, 2005, INT SYMP MICROARCH, P305
  • [10] Scheduling physical operations in a quantum information processor
    Metodi, Tzvetan S.
    Thaker, Darshan D.
    Cross, Andrew W.
    Chong, Frederic T.
    Chuang, Isaac L.
    [J]. QUANTUM INFORMATION AND COMPUTATION IV, 2006, 6244