Algorithm and Hardware Implementation for Generation of Low Power SIC Test Sequences

被引:0
作者
Cao, Bei [1 ,2 ]
Wen, Dianzhong [1 ]
Li, Zhiyuan [1 ]
Zhang, Yichao [1 ]
Cao, Bei [1 ,2 ]
机构
[1] Heilongjiang Univ, Elect Sci & Technol Post Doctoral Res Ctr, Harbin, Peoples R China
[2] Heilongjiang Univ, Minist Educ, Developing Key Lab Sensing Technol & Syst Cold Re, Harbin, Peoples R China
来源
2015 FIFTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC) | 2015年
关键词
BIST; low power testing; SIC test sequences; SSIC test sequences;
D O I
10.1109/IMCCC.2015.192
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Single input change (SIC) test sequences have been investigated in recent years because it is effective to more test fault types and test power reduction. In this paper, generation of sequential SIC (SSIC) test sequences based on deterministic built-in self-test (BIST) is proposed for decreasing the test power consumption and test application time with high test fault coverage. Furthermore, several important properties of SSIC sequences are presented and discussed as the basic of seed selection. Proper selection of SIC seeds is the key technique to a successful deterministic BIST. The seeds of SSIC are generated using the properties of SSIC. A hardware structure is designed to generate SSIC sequences. Experimental results based on ISCAS'85 Benchmark circuits demonstrate that the proposed SSIC test sequences can reduce test power consumption and test application time than random SIC (RSIC) test sequences, and also keeping high test fault coverage.
引用
收藏
页码:881 / 884
页数:4
相关论文
共 47 条
  • [21] LPTest: a Flexible Low-Power Test Pattern Generator
    Meng-Fan Wu
    Kai-Shun Hu
    Jiun-Lang Huang
    Journal of Electronic Testing, 2009, 25 : 323 - 335
  • [22] LPTest: a Flexible Low-Power Test Pattern Generator
    Wu, Meng-Fan
    Hu, Kai-Shun
    Huang, Jiun-Lang
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (06): : 323 - 335
  • [23] LOW POWER TEST PATTERN GENERATOR WITH MODIFIED CLOCK FOR BIST
    Moryani, Bharti
    Mishra, D. K.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 402 - 407
  • [24] Scan power-aware deterministic test scheme using a low-transition linear decompressor
    Wang, Weizheng
    Shuo, Cai
    Xiang, Lingyun
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (04) : 651 - 667
  • [25] Low Capture Power Dictionary-based Test Data Compression
    Sismanoglou, Panagiotis
    Nikolos, Dimitris
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 289 - 294
  • [26] A low power deterministic test using scan chain disable technique
    You, Zhiqiang
    Iwagaki, Tsuyoshi
    Inoue, Michiko
    Fujiwara, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (06) : 1931 - 1939
  • [27] Design and Chip Implementation of the Segment Weighted Random BIST for Low Power Testing
    Lee, Chun-Yi
    Li, James Chien-Mo
    JOURNAL OF LOW POWER ELECTRONICS, 2007, 3 (02) : 206 - 216
  • [28] Low power testing using Re-configurable Johnson counter and Scalable SIC counter
    Margade, Pallavi
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1454 - 1458
  • [29] Low Power Scan Chain Design: A Solution for an Efficient Tradeoff Between Test Power and Scan Routing
    Girard, Patrick
    Bonhomme, Yannick
    JOURNAL OF LOW POWER ELECTRONICS, 2005, 1 (01) : 85 - 95
  • [30] A New Scan Architecture for Both Low Power Testing and Test Volume Compression Under SOC Test Environment
    Hong-Sik Kim
    Sungho Kang
    Michael S. Hsiao
    Journal of Electronic Testing, 2008, 24 : 365 - 378