Algorithm and Hardware Implementation for Generation of Low Power SIC Test Sequences

被引:0
|
作者
Cao, Bei [1 ,2 ]
Wen, Dianzhong [1 ]
Li, Zhiyuan [1 ]
Zhang, Yichao [1 ]
Cao, Bei [1 ,2 ]
机构
[1] Heilongjiang Univ, Elect Sci & Technol Post Doctoral Res Ctr, Harbin, Peoples R China
[2] Heilongjiang Univ, Minist Educ, Developing Key Lab Sensing Technol & Syst Cold Re, Harbin, Peoples R China
来源
2015 FIFTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC) | 2015年
关键词
BIST; low power testing; SIC test sequences; SSIC test sequences;
D O I
10.1109/IMCCC.2015.192
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Single input change (SIC) test sequences have been investigated in recent years because it is effective to more test fault types and test power reduction. In this paper, generation of sequential SIC (SSIC) test sequences based on deterministic built-in self-test (BIST) is proposed for decreasing the test power consumption and test application time with high test fault coverage. Furthermore, several important properties of SSIC sequences are presented and discussed as the basic of seed selection. Proper selection of SIC seeds is the key technique to a successful deterministic BIST. The seeds of SSIC are generated using the properties of SSIC. A hardware structure is designed to generate SSIC sequences. Experimental results based on ISCAS'85 Benchmark circuits demonstrate that the proposed SSIC test sequences can reduce test power consumption and test application time than random SIC (RSIC) test sequences, and also keeping high test fault coverage.
引用
收藏
页码:881 / 884
页数:4
相关论文
共 47 条
  • [1] VLSI IMPLEMENTATION OF LOW POWER MULTIPLE SINGLE INPUT CHANGE (MSIC) TEST PATTERN GENERATION FOR BIST SCHEME
    Vasanthanayaki, C.
    Pazhani, A. Azhagu Jaisudhan
    Johnson, Jincy
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 187 - 191
  • [2] Search Space Reduction for Low-Power Test Generation
    Miyase, Kohei
    Sauer, Matthias
    Becker, Bernd
    Wen, Xiaoqing
    Kajihara, Seiji
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 171 - 176
  • [3] LOW HARDWARE OVERHEAD IMPLEMENTATION OF 3-WEIGHT PATTERN GENERATION TECHNIQUE FOR VLSI TESTING
    Rani, D. Gracia Nirmala
    Meenakshi, M. G. Mangala
    Marina, S. Amalin
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [4] A low power test pattern generation for built-in self-test based circuits
    Ye, Bo
    Li, Tianwang
    Zhao, Qian
    Zhou, Duo
    Wang, Xiaohua
    Luo, Min
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (03) : 301 - 309
  • [5] Test algorithm and diagnosis implementation for embedded SRAM
    Chen Z.
    Su J.
    Wang Y.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (05): : 865 - 870
  • [6] An efficient architecture for accumulator-based test generation of SIC pairs
    Voyiatzis, I.
    Efstathiou, C.
    MICROELECTRONICS JOURNAL, 2010, 41 (08) : 487 - 493
  • [7] An efficient ARchitecture for accumulator-BAsed test generation of SIC pairs
    Voyiatzis, I.
    Efstathiou, C.
    2008 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE, 2008, : 235 - +
  • [8] Delay fault testing: Choosing between random SIC and random MIC test sequences
    Virazel, A
    David, R
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (3-4): : 233 - 241
  • [9] Delay Fault Testing: Choosing Between Random SIC and Random MIC Test Sequences
    A. Virazel
    R. David
    P. Girard
    C. Landrault
    S. Pravossoudovitch
    Journal of Electronic Testing, 2001, 17 : 233 - 241
  • [10] Techniques for Minimizing Area and Power in Test Pattern Generation
    Jagtap, Kalyani
    Rathkanthiwar, Shubhangi
    Kakde, Sandeep
    Pendharkar, Hemant
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 429 - 433