High-performance germanium-seeded laterally crystallized TFT's for vertical device integration

被引:62
作者
Subramanian, V [1 ]
Saraswat, KC [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
关键词
lateral crystallization; SOI technology; solid phase crystallization; thin film transistors; vertical integration;
D O I
10.1109/16.711358
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increasing chip complexity and area has resulted in interconnect delay becoming a significant fraction of overall chip delay. Continued scaling of design rules will further aggravate this problem. Vertical integration of devices will enable a substantial reduction in chip size and thus in interconnect delay, We present a novel technique to achieve vertical integration of CMOS devices. Germanium is used as a seeding agent at the source and/or drain of thin film transistors (TFT's) to laterally crystallize amorphous silicon films, resulting in high-performance devices. This is achieved through the formation of large grain polysilicon with a precise control over the location of the grain, TFT's have been demonstrated offering substantial performance improvement over conventional unseeded polycrystalline TFT's, with demonstrated mobilities as high as 300 cm(2)/V-s, The process is fully CMOS compatible and has a low thermal budget. It is highly scalable to deep-submicron technologies and, with suitable optimization, should enable the production of high-performance, high density, vertically integrated ULSI.
引用
收藏
页码:1934 / 1939
页数:6
相关论文
共 14 条
  • [1] IGARASHI H, 1996, 1996 S VLSI TECHN DI, P85
  • [2] Kim JH, 1996, IEEE ELECTR DEVICE L, V17, P205, DOI 10.1109/55.491830
  • [3] PMOS TRANSISTORS IN LPCVD POLYCRYSTALLINE SILICON-GERMANIUM FILMS
    KING, TJ
    SARASWAT, KC
    PFIESTER, JR
    [J]. IEEE ELECTRON DEVICE LETTERS, 1991, 12 (11) : 584 - 586
  • [4] High-performance thin-film transistors in large grain size polysilicon deposited by thermal decomposition of disilane
    Kouvatsos, DN
    Voutsas, AT
    Hatalis, MK
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (09) : 1399 - 1406
  • [5] Lee SW, 1996, IEEE ELECTR DEVICE L, V17, P160, DOI 10.1109/55.485160
  • [6] NAITO S, 1992, P MAT RES SOC DEF EN, P641
  • [7] APPEARANCE OF SINGLE-CRYSTALLINE PROPERTIES IN FINE-PATTERNED SI THIN-FILM TRANSISTORS (TFTS) BY SOLID-PHASE CRYSTALLIZATION (SPC)
    NOGUCHI, T
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 1993, 32 (11A): : L1584 - L1587
  • [8] OHM T, 1991, IEDM TECH DIG, P285
  • [9] Controlled two-step solid-phase crystallization for high-performance polysilicon TFT's
    Subramanian, V
    Dankoski, P
    Degertekin, L
    KhuriYakub, BT
    Saraswat, KC
    [J]. IEEE ELECTRON DEVICE LETTERS, 1997, 18 (08) : 378 - 381
  • [10] Subramanian V, 1997, 1997 SYMPOSIUM ON VLSI TECHNOLOGY, P97, DOI 10.1109/VLSIT.1997.623713