Performance Analysis of Channel and Inner Gate Engineered GAA Nanowire FET

被引:11
作者
Ashima [1 ]
Vaithiyanathan, D. [1 ]
Raj, Balwinder [2 ]
机构
[1] Natl Inst Technol Delhi, Dept ECE, Delhi, India
[2] NITTTR Chandigarh, Dept ECE, Chandigarh, India
关键词
GAA; Graded channel; Nanowire; Charge plasma; Junctionless; FIELD-EFFECT TRANSISTOR; DESIGN; MOSFET; METAL;
D O I
10.1007/s12633-020-00575-2
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
The present paper presents a graded channel NWFET using a doping-less technique with a core gate covering the channel and drain region. The graded channel and inner gate further suppresses the short channel effects and enhances the device performance capabilities. The performance metrics of the aforementioned device are calculated and compared with Charge Plasma and junctionless GAA-NWFET. The results show that our proposed structure exhibits improved I-on, I-off, subthreshold slope (SS) and drain induced barrier lowering (DIBL). The graded channel has been effectively created by means of the charge plasma technique inorder to decrease the fabrication cumbersomeness. To enhance the channel controllability further, using an inner gate is proposed. Our proposed device aims at making MOSFET more striking to carry on with the scaling trends.
引用
收藏
页码:1863 / 1869
页数:7
相关论文
共 29 条
[1]  
[Anonymous], [No title captured]
[2]   Junctionless MOSFETs with laterally graded-doping channel for analog/RF applications [J].
Chen, Yongbo ;
Mohamed, Mohamed ;
Jo, Michael ;
Ravaioli, Umberto ;
Xu, Ruimin .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2013, 12 (04) :757-764
[3]   Sensitivity of Threshold Voltage to Nanowire Width Variation in Junctionless Transistors [J].
Choi, Sung-Jin ;
Moon, Dong-Il ;
Kim, Sungho ;
Duarte, Juan P. ;
Choi, Yang-Kyu .
IEEE ELECTRON DEVICE LETTERS, 2011, 32 (02) :125-127
[4]   Impact of the Series Resistance in the I-V Characteristics of nMOS Junctionless Nanowire Transistors [J].
Doria, R. T. ;
Trevisoli, R. D. ;
Pavanello, M. A. .
MICROELECTRONICS TECHNOLOGY AND DEVICES - SBMICRO 2011, 2011, 39 (01) :231-238
[5]   Are Nanotube Architectures More Advantageous Than Nanowire Architectures For Field Effect Transistors? [J].
Fahad, Hossain M. ;
Hussain, Muhammad M. .
SCIENTIFIC REPORTS, 2012, 2
[6]   Silicon Nanotube Field Effect Transistor with Core-Shell Gate Stacks for Enhanced High-Performance Operation and Area Scaling Benefits [J].
Fahad, Hossain M. ;
Smith, Casey E. ;
Rojas, Jhonathan P. ;
Hussain, Muhammad M. .
NANO LETTERS, 2011, 11 (10) :4393-4399
[7]   The Charge Plasma P-N Diode [J].
Hueting, Raymond J. E. ;
Rajasekharan, Bijoy ;
Salm, Cora ;
Schmitz, Jurriaan .
IEEE ELECTRON DEVICE LETTERS, 2008, 29 (12) :1367-1369
[8]   Design and analysis of high sensitivity photosensor using Cylindrical Surrounding Gate MOSFET for low power applications [J].
Jain, Aakash ;
Sharma, Sanjeev Kumar ;
Raj, Balwinder .
ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2016, 19 (04) :1864-1870
[9]   Investigation of the Scalability of Emerging Nanotube Junctionless FETs Using an Intrinsic Pocket [J].
Jain, Aakash Kumar ;
Singh, Jaspreet ;
Kumar, Mamidala Jagadesh .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) :888-896
[10]  
Junctionless N, 2017, IEEE T ELECTRON DEV, V64, P1330