Hardware Implementation of Discrete Hirschman Transform Convolution Using Distributed Arithmetic

被引:0
作者
Xue, Dingli [1 ]
DeBrunner, Victor [1 ]
DeBrunner, Linda S. [1 ]
机构
[1] Florida State Univ, Tallahassee, FL 32306 USA
来源
CONFERENCE RECORD OF THE 2019 FIFTY-THIRD ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS | 2019年
关键词
Convolution; distributed arithmetic; Discrete Hirschman Transform; DSP; DFT; FFT; filter;
D O I
10.1109/ieeeconf44664.2019.9048809
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A fast linear convolution algorithm based on the Discrete Hirschman Transform (DHT) has been developed recently. It performs better than the traditional convolution based on the Discrete Fourier Transform (DFT) in terms of computational complexity. We propose a linear convolution filter implementation using the Distributed Arithmetic (DA) technique for this DHT convolution algorithm. We have realized it in FPGAs to determine its hardware performance. Compared to the traditional DFT convolution filter using the same DA technique, simulation results indicate that our proposed DHT convolution filter has better accuracy. It can also yield more savings in real computations, accesses to memory and latency by more than 23%, 23% and around 25%, respectively.
引用
收藏
页码:1587 / 1590
页数:4
相关论文
共 50 条
[31]   An Efficient DFT Implementation using Modified Group Distributed Arithmetic [J].
Kumar, Santhosh S. R. ;
Veeramachaneni, Sreehari ;
Mahammad, Noor Sk .
2019 6TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2019, :528-533
[32]   Effective Hardware Implementation of Convolution with Binary Sequences [J].
Minenkov, Dmitrii ;
Voznesensky, Alexander ;
Wang, Dianhui ;
Kaplun, Dmitrii .
2024 13TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING, MECO 2024, 2024, :94-97
[33]   Adaptive digital filter implementation with distributed arithmetic structure [J].
Osebik, D ;
Babic, R ;
Horvat, B .
INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2001, 31 (03) :160-168
[34]   Implementation of Distributed Arithmetic based Sum-of-Products [J].
Priyadharshini, M. ;
Anirha, A. .
2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, :855-857
[35]   Evolvable Hardware Architecture Using Genetic Algorithm for Distributed Arithmetic FIR Filter [J].
Krishnaveni, K. ;
Ranjith, C. ;
Rani, S. P. Joy Vasantha .
ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY COMPUTATIONS IN ENGINEERING SYSTEMS, ICAIECES 2016, 2017, 517 :295-304
[36]   Area Efficient Fully Parallel Distributed Arithmetic Architecture for One-Dimensional Discrete Cosine Transform [J].
Elias, Teena Susan ;
Dhanusha, P. B. .
2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, :294-299
[37]   FPGA Implementation of Discrete Fourier Transform Core Using NEDA [J].
Mankar, Abhishek ;
Prasad, N. ;
Meher, Sukadev .
2013 INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT 2013), 2013, :711-715
[38]   Hardware Implementation of Reconfigurable 1D Convolution [J].
Lei Rao ;
Bin Zhang ;
Jizhong Zhao .
Journal of Signal Processing Systems, 2016, 82 :1-16
[39]   Hardware Implementation of Reconfigurable 1D Convolution [J].
Rao, Lei ;
Zhang, Bin ;
Zhao, Jizhong .
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2016, 82 (01) :1-16
[40]   An Efficient 256-Tap Parallel FIR Digital Filter Implementation Using Distributed Arithmetic Architecture [J].
Nandal, Amita ;
Vigneswarn, T. ;
Rana, Ashwani K. ;
Dhaka, Arvind .
ELEVENTH INTERNATIONAL CONFERENCE ON COMMUNICATION NETWORKS, ICCN 2015/INDIA ELEVENTH INTERNATIONAL CONFERENCE ON DATA MINING AND WAREHOUSING, ICDMW 2015/NDIA ELEVENTH INTERNATIONAL CONFERENCE ON IMAGE AND SIGNAL PROCESSING, ICISP 2015, 2015, 54 :605-611