Novel In-Memory Computing Adder Using 8+T SRAM

被引:5
|
作者
Song, Soonbum [1 ]
Kim, Youngmin [1 ]
机构
[1] Hongik Univ, Sch Elect & Elect Engn, Seoul 04066, South Korea
基金
新加坡国家研究基金会;
关键词
von Neumann bottleneck; memory wall; SRAM; in-memory computing (IMC); Process-in-Memory (PIM);
D O I
10.3390/electronics11060929
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Von Neumann architecture-based computing systems are facing a von Neumann bottleneck owing to data transfer between separated memory and processor units. In-memory computing (IMC), on the other hand, reduces energy consumption and improves computing performance. This study explains an 8(+)T SRAM IMC circuit based on 8(+)T differential SRAM (8(+)T SRAM) and proposes 8(+)T SRAM-based IMC full adder (FA) and 8(+)T SRAM-based IMC approximate adder, which are based on the 8(+)T SRAM IMC circuit. The 8(+)T SRAM IMC circuit performs SRAM read and bitwise operations simultaneously and performs each logic operation parallelly. The proposed IMC FA and the proposed IMC approximate adder can be applied to a multi-bit adder. The two adders are based on the 8(+)T SRAM IMC circuit and thus read and compute simultaneously. In this study, the 8(+)T SRAM IMC circuit was applied to the adder, leveraging its ability to perform read and logic operations simultaneously. According to the performance in this study, the 8(+)T SRAM IMC circuit, proposed FA, proposed RCA, and proposed approximated adder are good candidates for IMC, which aims to reduce energy consumption and improve overall performance.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] A 75kb SRAM in 65nm CMOS for In-memory Computing based Neuromorphic Image Denoising
    Bose, Sumon Kumar
    Mohan, Vivek
    Basu, Arindam
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [42] An Energy-Efficient Hybrid SRAM-Based In-Memory Computing Macro for Artificial Intelligence Edge Devices
    Rajput, Anil Kumar
    Tiwari, Alok Kumar
    Pattanaik, Manisha
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (06) : 3589 - 3616
  • [43] An Energy-Efficient Hybrid SRAM-Based In-Memory Computing Macro for Artificial Intelligence Edge Devices
    Anil Kumar Rajput
    Alok Kumar Tiwari
    Manisha Pattanaik
    Circuits, Systems, and Signal Processing, 2023, 42 : 3589 - 3616
  • [44] High-throughput in-memory bitwise computing based on a coupled dual-SRAM array with independent operands
    Wu, Hongbiao
    Lin, Zhiting
    Wu, Xiulong
    Zhao, Qiang
    Lu, Wenjuan
    Peng, Chunyu
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024,
  • [45] Improved Read and Write Margins Using a Novel 8T-SRAM Cell
    Moradi, Farshad
    Madsen, Jens K.
    2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2014,
  • [46] Bi-Directional and Operand-Controllable In-Memory Computing for Boolean Logic and Search Operations with Row and Column Directional SRAM (RC-SRAM)
    Xiao, Han
    Zhao, Ruiyong
    Liu, Yulan
    Liu, Yuanzhen
    Chen, Jing
    MICROMACHINES, 2024, 15 (08)
  • [47] A real-time and energy-efficient SRAM with mixed-signal in-memory computing near CMOS sensors
    Diaz-Madrid, Jose-Angel
    Domenech-Asensi, Gines
    Ruiz-Merino, Ramon
    Zapata-Perez, Juan-Francisco
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2024, 21 (04)
  • [48] A 28-nm Compute SRAM With Bit-Serial Logic/Arithmetic Operations for Programmable In-Memory Vector Computing
    Wang, Jingcheng
    Wang, Xiaowei
    Eckert, Charles
    Subramaniyan, Arun
    Das, Reetuparna
    Blaauw, David
    Sylvester, Dennis
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (01) : 76 - 86
  • [49] A Fully Digital SRAM-Based Four-Layer In-Memory Computing Unit Achieving Multiplication Operations and Results Store
    Lin, Zhiting
    Zhang, Shaoying
    Jin, Qian
    Xia, Jianping
    Liu, Yunwei
    Yu, Kefeng
    Zheng, Jian
    Xu, Xiaoming
    Fan, Xing
    Li, Ke
    Tong, Zhongzhen
    Wu, Xiulong
    Lu, Wenjuan
    Peng, Chunyu
    Zhao, Qiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (06) : 776 - 788
  • [50] A novel 8T SRAM cell using PFC and PPC VS-CNTFET transistor
    Vipin Kumar Sharma
    Abhishek Kumar
    Journal of Engineering and Applied Science, 2025, 72 (1):