Novel In-Memory Computing Adder Using 8+T SRAM

被引:5
|
作者
Song, Soonbum [1 ]
Kim, Youngmin [1 ]
机构
[1] Hongik Univ, Sch Elect & Elect Engn, Seoul 04066, South Korea
基金
新加坡国家研究基金会;
关键词
von Neumann bottleneck; memory wall; SRAM; in-memory computing (IMC); Process-in-Memory (PIM);
D O I
10.3390/electronics11060929
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Von Neumann architecture-based computing systems are facing a von Neumann bottleneck owing to data transfer between separated memory and processor units. In-memory computing (IMC), on the other hand, reduces energy consumption and improves computing performance. This study explains an 8(+)T SRAM IMC circuit based on 8(+)T differential SRAM (8(+)T SRAM) and proposes 8(+)T SRAM-based IMC full adder (FA) and 8(+)T SRAM-based IMC approximate adder, which are based on the 8(+)T SRAM IMC circuit. The 8(+)T SRAM IMC circuit performs SRAM read and bitwise operations simultaneously and performs each logic operation parallelly. The proposed IMC FA and the proposed IMC approximate adder can be applied to a multi-bit adder. The two adders are based on the 8(+)T SRAM IMC circuit and thus read and compute simultaneously. In this study, the 8(+)T SRAM IMC circuit was applied to the adder, leveraging its ability to perform read and logic operations simultaneously. According to the performance in this study, the 8(+)T SRAM IMC circuit, proposed FA, proposed RCA, and proposed approximated adder are good candidates for IMC, which aims to reduce energy consumption and improve overall performance.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] An Energy-Efficient and Robust 10T SRAM based In-Memory Computing Architecture
    Srivastava, Noopur
    Rajput, Anil Kumar
    Pattanaik, Manisha
    Kaushal, Gaurav
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 133 - 138
  • [22] Two-Direction In-Memory Computing Based on 10T SRAM With Horizontal and Vertical Decoupled Read Ports
    Lin, Zhiting
    Zhu, Zhiyong
    Zhan, Honglan
    Peng, Chunyu
    Wu, Xiulong
    Yao, Yuan
    Niu, Jianchao
    Chen, Junning
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (09) : 2832 - 2844
  • [23] XNOR-SRAM: In-Memory Computing SRAM Macro for Binary/Ternary Deep Neural Networks
    Yin, Shihui
    Jiang, Zhewei
    Seo, Jae-Sun
    Seok, Mingoo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (06) : 1733 - 1743
  • [24] Configurable in-memory computing architecture based on dual-port SRAM
    Zhao, Yue
    Liu, Yunlong
    Zheng, Jian
    Tong, Zhongzhen
    Wang, Xin
    Yu, Runru
    Wu, Xiulong
    Zhou, Yongliang
    Peng, Chunyu
    Lu, Wenjuan
    Zhao, Qiang
    Lin, Zhiting
    MICROELECTRONICS JOURNAL, 2024, 147
  • [25] Modeling and Optimization of SRAM-based In-Memory Computing Hardware Design
    Saikia, Jyotishman
    Yin, Shihui
    Cherupally, Sai Kiran
    Zhang, Bo
    Meng, Jian
    Seok, Mingoo
    Seo, Jae-Sun
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 942 - 947
  • [26] A review on SRAM-based computing in-memory: Circuits, functions, and applications
    Lin, Zhiting
    Tong, Zhongzhen
    Zhang, Jin
    Wang, Fangming
    Xu, Tian
    Zhao, Yue
    Wu, Xiulong
    Peng, Chunyu
    Lu, Wenjuan
    Zhao, Qiang
    Chen, Junning
    JOURNAL OF SEMICONDUCTORS, 2022, 43 (03)
  • [27] An energy-efficient 10T SRAM in-memory computing macro for artificial intelligence edge processor
    Rajput, Anil Kumar
    Pattanaik, Manisha
    Kaushal, Gaurav
    Memories - Materials, Devices, Circuits and Systems, 2023, 5
  • [28] Impact of Aging and Process Variability on SRAM-Based In-Memory Computing Architectures
    Shaik, Jani Babu
    Guo, Xinfei
    Singhal, Sonal
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (06) : 2696 - 2708
  • [29] 8T-SRAM Computing-in-Memory Macro with Bitline Leakage Compensation
    Peng, Chunyu
    Chen, Junbo
    Zhao, Mengyi
    Lu, Wenjuan
    Lin, Zhiting
    Hao, Licai
    Li, Xin
    Dai, Chenghu
    Wu, Xiulong
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2025,
  • [30] Local bit line 8T SRAM based in-memory computing architecture for energy-efficient linear error correction codec implementation
    Rajput, Anil Kumar
    Pattanaik, Manisha
    MICROELECTRONICS JOURNAL, 2023, 137