共 50 条
- [2] A High-Performance, Low-Power 8-Bit Full-Adder Using 8+T Differential SRAM for Computation-in-Memory 2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 131 - 132
- [3] A Reconfigurable 8T SRAM Macro for Bit-Parallel Searching and Computing In-Memory 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2556 - 2560
- [4] AND8T SRAM Macro with Improved Linearity for Multi-bit In-Memory Computing 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
- [5] Low Power Ternary XNOR using 10T SRAM for In-Memory Computing 2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 352 - 353
- [6] A Fast Half Adder using 8T SRAM for Computation-in-Memory 2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2021,
- [7] Design of In-Memory Computing Enabled SRAM Macro 2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
- [8] Novel In-memory Computing Circuit using Muller C-element 18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 81 - 82
- [9] Design of reliable and fast Schmitt trigger 10T SRAM cells using in-memory computing ENGINEERING RESEARCH EXPRESS, 2024, 6 (04):