Fault characterisation of Complementary Pass-transistor Logic circuits

被引:1
|
作者
Aziz, SM [1 ]
Rashid, ABMH [1 ]
Karim, M [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
关键词
D O I
10.1109/SMELEC.2000.932438
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Complementary Pass-transistor Logic (CPL) circuits result in speed improvement and power reduction compared to conventional static CMOS logic. The behaviour of this logic family under fault has not yet been studied. This paper presents the results of investigation into the behaviour of CPL circuits under various single faults. It is shown that all single transistor stuck-on faults are only detectable by I-DDQ testing while all single stuck-open faults are only detectable by logic monitoring. Majority of the single bridging faults between the gate and source/drain terminals of the MOS transistors can be detected by current monitoring while a few are undetectable.
引用
收藏
页码:80 / 84
页数:5
相关论文
共 50 条
  • [41] Dual-Threshold Pass-Transistor Logic Design
    Oliver, Lara D.
    Chakrabarty, Krishnendu
    Massoud, Hisham Z.
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 291 - 296
  • [42] Complementary pass-transistor adiabatic logic circuit using three-phase power supply
    Hu, Jianping
    Wu, Yangbo
    Zhang, Weiqiang
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2004, 25 (08): : 918 - 924
  • [43] GAAS-MESFET DIFFERENTIAL PASS-TRANSISTOR LOGIC
    PASTERNAK, JH
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (09) : 1309 - 1316
  • [44] A suggestion for low-power current-sensing complementary pass-transistor logic interconnection
    Cheng, KH
    Yee, LY
    Chen, JH
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1948 - 1951
  • [45] Pass-Transistor Logic Circuits Based on Wafer-Scale 2D Semiconductors
    Wang, Xinyu
    Chen, Xinyu
    Ma, Jingyi
    Gou, Saifei
    Guo, Xiaojiao
    Tong, Ling
    Zhu, Junqiang
    Xia, Yin
    Wang, Die
    Sheng, Chuming
    Chen, Honglei
    Sun, Zhengzong
    Ma, Shunli
    Riaud, Antoine
    Xu, Zihan
    Cong, Chunxiao
    Qiu, Zhijun
    Zhou, Peng
    Xie, Yufeng
    Bian, Lifeng
    Bao, Wenzhong
    ADVANCED MATERIALS, 2022, 34 (48)
  • [46] Test Generation for Stuck-on Faults in Pass-Transistor Logic SPL and Implementation of DFT Circuits
    Shinogi, Tsuyoshi
    Hayashi, Terumine
    Taki, Kazuo
    Systems and Computers in Japan, 1999, 30 (07) : 55 - 67
  • [47] CSPL: A capacitor-separated pass-transistor logic
    Yamashita, T
    Asada, K
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 29 - 32
  • [48] Low power pass-transistor logic and application examples
    Taki, K
    Lee, BY
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1998, 81 (09): : 54 - 66
  • [49] Area-oriented synthesis for Pass-Transistor Logic
    Chaudhry, R
    Liu, TH
    Aziz, A
    Burns, JL
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 160 - 167
  • [50] Low power pass-transistor logic and application examples
    Kobe Univ, Kobe, Japan
    Electron Commun Jpn Part III Fundam Electron Sci, 9 (54-66):