An Ultra Low Power, 10-bit Two-Step Flash ADC for Signal Processing Applications

被引:0
|
作者
Adimulam, Mahesh Kumar [1 ]
Kapoor, Amit [1 ]
Veeramachaneni, Sreehari [1 ]
Srinivas, M. B. [1 ]
机构
[1] Birla Inst Technol & Sci Pilani, EE Dept, Hyderabad Campus, Hyderabad 500078, India
关键词
Programmable Bias Inverter (PBI); two-step flash ADC; programmable bandwidth; low power consumption and lower area; SAR ADC; CMOS; COMPARATOR;
D O I
10.1109/VLSID.2018.31
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An ultra low power, 10-bit two-step flash analog-to-digital converter (ADC) for communication and bio-potential signal processing applications is presented in this paper. In the proposed design the conventional open loop comparator is replaced with programmable bias inverter (PBI), the bias inverter (BI) consists of basic digital inverter with cascode PMOS and NMOS as bias transistors in the top and bottom. The switching threshold voltage of BI changes with different reference bias voltages, which compares the analog input voltage with BI switching threshold and provide respective digital outputs. The programmability of the BI makes the proposed ADC to operate from DC to 1 GS/s sampling frequency range and hence ADC power gets scaled accordingly. The major advantages of the PBI based two-step flash ADC is lower power consumption, smaller area and improved static/dynamic performance due to lower mismatch between the PBI comparators and smaller input capacitance. The proposed ADC is designed in 90nm standard CMOS process occupying a core area of 0.096 mm(2). The performance parameters of the proposed ADC are found to be, differential non-linearity (DNL) of +/- 0.38 LSB, integral non-linearity of +/- 0.54 LSB, signal-tonoise- and-distortion ratio (SNDR) of 57.38 dB, spurious free dynamic range (SFDR) of 69.3 dB, effective number of bits (ENOB) of 9.24 at 1.0 V supply voltage. The power consumption of this ADC at 100 kS/s sampling frequencies is 280 nW and at higher sampling frequencies upto 1 GS/s it is 5.6 mW.
引用
收藏
页码:19 / 24
页数:6
相关论文
共 50 条
  • [41] A 1.1-mW 10-bit 50-MSample/s hybrid two-step ADC in 0.13-Aμm CMOS technology
    Lee, Ilseop
    Chu, Myonglae
    Yeo, In-June
    Lee, Byung-geun
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (02) : 273 - 281
  • [42] A 10-Bit 2.5-GS/s Two-Step ADC With Selective Time-Domain Quantization in 28-nm CMOS
    Liu, Maliang
    Zhang, Chenxi
    Liu, Shubin
    Li, Dengquan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (03) : 1091 - 1101
  • [43] A 1.1-mW 10-bit 50-MSample/s hybrid two-step ADC in 0.13-µm CMOS technology
    Ilseop Lee
    Myonglae Chu
    In-June Yeo
    Byung-geun Lee
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 273 - 281
  • [44] A 2.3 mW 10-bit 170 MS/s Two-Step Binary-Sarch Assisted Time-Interleaved SAR ADC
    Wong, Si-Seng
    Chio, U-Fat
    Zhu, Yan
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (08) : 1783 - 1794
  • [45] A low power, 10-bit CMOS D/A converter for high speed applications
    Borremans, M
    Van den Bosch, A
    Steyaert, M
    Sansen, W
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 157 - 160
  • [46] A 10-bit 500-KS/s Low Power SAR ADC with Splitting Comparator for Bio-Medical Applications
    Pang, Wen-Yi
    Wang, Chao-Shiun
    Chang, You-Kuang
    Chou, Nai-Kuan
    Wang, Chorng-Kuang
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 149 - 152
  • [47] Design of a Low Power CMOS 10bit Flash-SAR ADC
    Lee, Gi-Yoon
    Yoon, Kwang-Sub
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 88 - 91
  • [48] Two-Step Flash ADC Using Standard Cell Based Flash ADCs
    Rahul, E.
    Siddharth, R. K.
    Sharma, Vivek
    Vasantha, M. H.
    Kumar, Nithin Y. B.
    2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 292 - 295
  • [49] A low-power 10-bit 250-KSPS cyclic ADC with offset and mismatch correction
    Zhao Hongliang
    Zhao Yiqiang
    Geng Junfeng
    Li Peng
    Zhang Zhisheng
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (02)
  • [50] A 10-bit 25MSPS Low Power Pipeline ADC for Mobile HDTV Receiver System
    Dongre, Krushna
    Kamdi, Rahul
    Akre, Pratik
    Sarangam, K.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,