An Ultra Low Power, 10-bit Two-Step Flash ADC for Signal Processing Applications

被引:0
|
作者
Adimulam, Mahesh Kumar [1 ]
Kapoor, Amit [1 ]
Veeramachaneni, Sreehari [1 ]
Srinivas, M. B. [1 ]
机构
[1] Birla Inst Technol & Sci Pilani, EE Dept, Hyderabad Campus, Hyderabad 500078, India
关键词
Programmable Bias Inverter (PBI); two-step flash ADC; programmable bandwidth; low power consumption and lower area; SAR ADC; CMOS; COMPARATOR;
D O I
10.1109/VLSID.2018.31
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An ultra low power, 10-bit two-step flash analog-to-digital converter (ADC) for communication and bio-potential signal processing applications is presented in this paper. In the proposed design the conventional open loop comparator is replaced with programmable bias inverter (PBI), the bias inverter (BI) consists of basic digital inverter with cascode PMOS and NMOS as bias transistors in the top and bottom. The switching threshold voltage of BI changes with different reference bias voltages, which compares the analog input voltage with BI switching threshold and provide respective digital outputs. The programmability of the BI makes the proposed ADC to operate from DC to 1 GS/s sampling frequency range and hence ADC power gets scaled accordingly. The major advantages of the PBI based two-step flash ADC is lower power consumption, smaller area and improved static/dynamic performance due to lower mismatch between the PBI comparators and smaller input capacitance. The proposed ADC is designed in 90nm standard CMOS process occupying a core area of 0.096 mm(2). The performance parameters of the proposed ADC are found to be, differential non-linearity (DNL) of +/- 0.38 LSB, integral non-linearity of +/- 0.54 LSB, signal-tonoise- and-distortion ratio (SNDR) of 57.38 dB, spurious free dynamic range (SFDR) of 69.3 dB, effective number of bits (ENOB) of 9.24 at 1.0 V supply voltage. The power consumption of this ADC at 100 kS/s sampling frequencies is 280 nW and at higher sampling frequencies upto 1 GS/s it is 5.6 mW.
引用
收藏
页码:19 / 24
页数:6
相关论文
共 50 条
  • [21] A 10-bit Low-Power SAR ADC With a Tunable Series Attenuation Capacitor
    Filipovic, Lado
    MacEachern, Leonard
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 399 - 402
  • [22] Design of a Two-Step Low-Power and High-Speed CMOS Flash ADC Architecture
    Kumar, Sumit
    Ch, Nagesh
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [23] A 100nW 10-bit 400S/s SAR ADC for Ultra Low-Power Bio-Sensing Applications
    Franca, Hugo
    Ataei, Milad
    Boegli, Alexis
    Farine, Pierre-Andre
    2017 6TH INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS AND VISION & 2017 7TH INTERNATIONAL SYMPOSIUM IN COMPUTATIONAL MEDICAL AND HEALTH TECHNOLOGY (ICIEV-ISCMHT), 2017,
  • [24] A 7-Bit Two-Step Flash ADC With Sample-and-Hold Sharing Technique
    Oh, Dong-Ryeol
    Seo, Min-Jae
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (09) : 2791 - 2801
  • [25] A 10-Bit Column-Parallel Single Slope ADC Based on Two-Step TDC with Error Calibration for CMOS Image Sensors
    Xu, Jiangtao
    Yu, Jing
    Huang, Fujun
    Nie, Kaiming
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (04)
  • [26] Ultra-Low Power Fast Multi-Channel 10-Bit ADC ASIC for Readout of Particle Physics Detectors
    Bugiel, S.
    Dasgupta, R.
    Firlej, M.
    Fiutowski, T.
    Idzik, M.
    Kopec, M.
    Moron, J.
    Swientek, K.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (05) : 2622 - 2631
  • [27] A fast, ultra-low and frequency-scalable power consumption, 10-bit SAR ADC for particle physics detectors
    Firlej, M.
    Fiutowski, T.
    Idzik, M.
    Kulis, S.
    Moron, J.
    Swientek, K.
    JOURNAL OF INSTRUMENTATION, 2015, 10
  • [28] Low-Power 10-Bit SAR ADC using Class-AB type Amplifier for IoT Applications
    Shehzad, Khuram
    Kang, Hye-Young
    Verma, Deeksha
    Park, Young Jun
    Lee, Kang-Yoon
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 224 - 225
  • [29] Design of a low-power 10-Bit 250-kS/s SAR ADC for neural recording applications
    Nguyen T.N.
    Cha H.-K.
    IEIE Transactions on Smart Processing and Computing, 2021, 10 (01): : 67 - 73
  • [30] A 10-Bit Differential Ultra-Low-Power SAR ADC with an Enhanced MSB Capacitor-Split Switching Technique
    Sreenivasulu Polineni
    M. S. Bhat
    Arulalan Rajan
    Arabian Journal for Science and Engineering, 2019, 44 : 2345 - 2353