On-chip oscilloscopes for noninvasive time-domain measurement of waveforms in digital integrated circuits

被引:50
作者
Zheng, Y [1 ]
Shepard, KL [1 ]
机构
[1] Columbia Univ, Columbia Integrated Syst Labs, Dept Elect Engn, New York, NY 10027 USA
关键词
inductance modeling; mixed-signal test; subsampling;
D O I
10.1109/TVLSI.2003.812313
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-speed digital design is becoming increasingly analog. In particular, interconnect response at high frequencies can be nonmonotonic with "porch steps" and ringing. Crosstalk (both capacitive and inductive) can result in glitches on wires that can produce functional failures in receiving circuits. Most of these important effects are not addressed with traditional automatic test pattern generation (ATPG) and built-in self-test (BIST) techniques, which are limited to the binary abstraction. In this work, we explore the feasibility of integrating primitive sampling oscilloscopes on-chip to provide waveforms on selective critical nets for test and diagnosis. The oscilloscopes rely on subsampling techniques to achieve 10-ps timing accuracy. High-speed samplers are combined with delay-locked loops (DLLs) and a simple 8-bit analog-to-digital converter (ADC) to convert the waveforms into digital data that can be incorporated as part of the chip scan chain. We will describe the design and measurement of a chip we have fabricated to incorporate these oscilloscopes with a high-frequency interconnect structure in a TSMC 0.25-mum process. The layout was extracted using Cadence's Assura RCX-PL extraction engine, enabling a comparison between simulated and measured results.
引用
收藏
页码:336 / 344
页数:9
相关论文
共 21 条
[1]  
BURNS MA, 1996, Patent No. 5578935
[2]   An integrated high resolution CMOS timing generator based on an array of delay locked loops [J].
Christiansen, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) :952-957
[3]  
Dally W, 2008, DIGITAL SYSTEMS ENG
[4]   Modeling and characterization of long on-chip interconnections for highperformance microprocessors [J].
Deutsch, A ;
Kopcsay, GV ;
Surovic, CW ;
Rubin, BJ ;
Terman, LM ;
Dunne, RP ;
Gallo, TA ;
Dennard, RH .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (05) :547-567
[5]   S-PARAMETER-BASED IC INTERCONNECT TRANSMISSION-LINE CHARACTERIZATION [J].
EISENSTADT, WR ;
EO, YS .
IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1992, 15 (04) :483-490
[6]   A high speed and area efficient on-chip analog waveform extractor [J].
Hajjar, A ;
Roberts, GW .
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, :688-697
[7]  
HO R, 1998, P S VLSI CIRC, P138
[8]   Time resolution of NMOS sampling switches used on low-swing signals [J].
Johansson, HO ;
Svensson, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) :237-245
[9]   Exploiting CMOS reverse interconnect scaling in multigigahertz amplifier and oscillator design [J].
Kleveland, B ;
Diaz, CH ;
Vook, D ;
Madden, L ;
Lee, TH ;
Wong, SS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) :1480-1488
[10]   MEASURING HIGH-BANDWIDTH SIGNALS IN CMOS CIRCUITS [J].
LARSSON, P ;
SVENSSON, C .
ELECTRONICS LETTERS, 1993, 29 (20) :1761-1762