An Approximate DRAM Design with an Adjustable Refresh Scheme for Low-power Deep Neural Networks

被引:2
|
作者
Duy Thanh Nguyen [1 ]
Kim, Hyun [2 ,3 ]
Lee, Hyuk-Jae [1 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Interuniv Semicond Res Ctr, Seoul 08826, South Korea
[2] Seoul Natl Univ Sci & Technol, Dept Elect & Informat Engn, Seoul 01811, South Korea
[3] Seoul Natl Univ Sci & Technol, Res Ctr Elect & Informat Technol, Seoul 01811, South Korea
关键词
Deep learning; approximate DRAM; low power DRAM; bit-level refresh; fine-grained refresh;
D O I
10.5573/JSTS.2021.21.2.134
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A DRAM device requires periodic refresh operations to preserve data integrity, which incurs significant power consumption. Slowing down the refresh rate can reduce the power consumption; however, it may cause a loss of data stored in a DRAM cell, which affects the correctness of computation. This paper proposes a new memory architecture for deep learning applications, which reduces the refresh power consumption while maintaining accuracy. Utilizing the error-tolerant property of deep learning applications, the proposed memory architecture avoids the accuracy drop caused by data loss by flexibly controlling the refresh operation for different bits, depending on their criticality. For data storage in deep learning applications, the approximate DRAM architecture reorganizes the data so that these data are mapped to different DRAM devices according to their bit significance. Critical bits are stored in more frequently refreshed devices while non-critical bits are stored in less frequently refreshed devices. Compared to the conventional DRAM, the proposed approximate DRAM requires only a separation of the chip select signal for each device in a DRAM rank and a minor change in the memory controller. Simulation results show that the refresh power consumption is reduced by 66.5 % with a negligible accuracy drop on state-of-the-art deep neural networks. Index Terms -Deep learning, approximate DRAM, low power DRAM, bit-level refresh, fine-grained refresh
引用
收藏
页码:134 / 142
页数:9
相关论文
共 50 条
  • [31] User Driven FPGA-Based Design Automated Framework of Deep Neural Networks for Low-Power Low-Cost Edge Computing
    Belabed, Tarek
    Coutinho, Maria Gracielly F.
    Fernandes, Marcelo A. C.
    Sakuyama, Carlos Valderrama
    Souani, Chokri
    IEEE ACCESS, 2021, 9 : 89162 - 89180
  • [32] Low-Power Approximate MAC Unit
    Esposito, Darjn
    Strollo, Antonio G. M.
    Alioto, Massimo
    2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 81 - 84
  • [33] Automatic Design of Low-Power VLSI Circuits: Accurate and Approximate Multipliers
    Mrazek, Vojtech
    Vasicek, Zdenek
    PROCEEDINGS IEEE/IFIP 13TH INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING 2015, 2015, : 106 - 113
  • [34] Low-Power Approximate Logarithmic Squaring Circuit Design for DSP Applications
    Ansari, Mohammad Saeed
    Cockburn, Bruce F.
    Han, Jie
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (01) : 500 - 506
  • [35] A low-power system design of RFID sensor networks
    Luo, Zhiyong
    Wang, Rui
    Chen, Ke
    Pang, Yu
    Yang, Sheng
    2014 IEEE 17TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING (CSE), 2014, : 1221 - 1225
  • [36] Research and design of a low-power wireless sensor networks
    Gao, Zhijun
    Wang, Hongyu
    Xue, Chunyan
    Han, Zhonghua
    INTERNATIONAL JOURNAL OF MODELLING IDENTIFICATION AND CONTROL, 2013, 20 (02) : 139 - 147
  • [37] A Low-Latency and Low-Power Hybrid Scheme for On-Chip Networks
    Jiang, Guoyue
    Li, Zhaolin
    Wang, Fang
    Wei, Shaojun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (04) : 664 - 677
  • [38] Partial Row Activation for Low-Power DRAM System
    Lee, Yebin
    Kim, Hyeonggyu
    Hong, Seokin
    Kim, Soontae
    2017 23RD IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2017, : 217 - 228
  • [39] Approximate Logic Synthesis in the Loop for Designing Low-Power Neural Network Accelerator
    Qian, Yifan
    Meng, Chang
    Zhang, Yawen
    Qian, Weikang
    Wang, Runsheng
    Huang, Ru
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [40] Performance characteristics of SOI DRAM for low-power application
    Park, JW
    Kim, YG
    Kim, IK
    Park, KC
    Lee, KC
    Jung, TS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (11) : 1446 - 1453