An all-digital delay-locked loop for 3-D ICs die-to-die clock deskew applications

被引:7
|
作者
Chung, Ching-Che [1 ]
Hou, Chi-Yu [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, 168 Univ Rd, Min Hsiung, Chia Yi, Taiwan
来源
MICROELECTRONICS JOURNAL | 2017年 / 70卷
关键词
All-digital delay-locked loop; Digitally controlled delay line; Clock synchronization; Clock distribution; De-skew; Through-silicon-via (TSV); 3-D IC; 3-D integration; SILICON; DRAM; DESIGN; CHIP; TSV;
D O I
10.1016/j.mejo.2017.10.008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In a system on a chip (SoC), there are several long global wires that typically limit the maximum SoC clock speed. Therefore, through-silicon via (TSV) technology has been proposed to shorten the length of the global wires. However, the TSV delay variation phenomenon created during the manufacturing process may prevent SoC systems from working properly. This TSV delay variation problem affects data transmission between dies. In this paper, we present an all-digital delay-locked loop (ADDLL) architecture to synchronize clock signals between two dies. We implement the proposed ADDLL in TSMC 90-nm CMOS process with standard cells, which can tolerate process, voltage, and temperature (PVT) variations. In addition, the ADDLL architecture can overcome the TSV delay variation problem using only a single TSV channel. The proposed ADDLL can operate in an input frequency range of 195-960 MHz with a maximum phase error of less than 40.6 ps.
引用
收藏
页码:63 / 71
页数:9
相关论文
共 50 条
  • [41] All Digital Time-To-Digital Converter Using Single Delay-Locked Loop
    Huang, Hong-Yi
    Tsai, Yi-Jui
    Ho, Kung-Liang
    Lin, Chan-Yu
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 341 - 344
  • [42] A 5.2mW all-digital fast-lock self-calibrated multiphase delay-locked loop
    Chuang, Li-Pu
    Chang, Ming-Hung
    Huang, Po-Tsang
    Kan, Chih-Hao
    Hwang, Wei
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3342 - +
  • [43] A low power 100MHz all digital delay-locked loop
    Kim, BS
    Kim, LS
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1820 - 1823
  • [44] A Wide-Range, Low-Power, All-Digital Delay-Locked Loop With Cyclic Half-Delay-Line Architecture
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    Chou, Pei-Yuan
    Yang, Tzu-Yi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (11) : 2635 - 2644
  • [45] Analysis of Die-to-Die Vertical Crosstalk between Clock-tree and Voltage Controlled Oscillator in 3-D IC
    Lee, Sangrok
    Koo, Kyoungchoul
    Kim, Joungho
    2011 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2011, : 28 - 32
  • [46] Full-Custom All-Digital Phase Locked Loop For Clock Generation
    Huang, Mu-lee
    Hung, Chung-Chih
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [47] An All-digital Delay-locked Loop using a Lock-in Pre-search Algorithm for High-speed DRAMs
    Kim, Jongsun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 825 - 831
  • [48] A 40-550 MHz harmonic-free all-digital delay-locked loop using a variable SAR algorithm
    Yang, Rong-Jyi
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (02) : 361 - 373
  • [49] On-Line Transition-Time Monitoring for Die-to-Die Interconnects in 3D ICs
    Huang, Shi-Yu
    Li, Hua-Xuan
    Zeng, Zeng-Fu
    Tsai, Kun-Han
    Cheng, Wu-Tung
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 162 - 167
  • [50] An All-Digital Delay-Locked Loop Using an In-Time Phase Maintenance Scheme for Low-Jitter Gigahertz Operations
    Wang, Jinn-Shyan
    Cheng, Chun-Yuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (02) : 395 - 404