An all-digital delay-locked loop for 3-D ICs die-to-die clock deskew applications

被引:7
|
作者
Chung, Ching-Che [1 ]
Hou, Chi-Yu [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, 168 Univ Rd, Min Hsiung, Chia Yi, Taiwan
来源
MICROELECTRONICS JOURNAL | 2017年 / 70卷
关键词
All-digital delay-locked loop; Digitally controlled delay line; Clock synchronization; Clock distribution; De-skew; Through-silicon-via (TSV); 3-D IC; 3-D integration; SILICON; DRAM; DESIGN; CHIP; TSV;
D O I
10.1016/j.mejo.2017.10.008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In a system on a chip (SoC), there are several long global wires that typically limit the maximum SoC clock speed. Therefore, through-silicon via (TSV) technology has been proposed to shorten the length of the global wires. However, the TSV delay variation phenomenon created during the manufacturing process may prevent SoC systems from working properly. This TSV delay variation problem affects data transmission between dies. In this paper, we present an all-digital delay-locked loop (ADDLL) architecture to synchronize clock signals between two dies. We implement the proposed ADDLL in TSMC 90-nm CMOS process with standard cells, which can tolerate process, voltage, and temperature (PVT) variations. In addition, the ADDLL architecture can overcome the TSV delay variation problem using only a single TSV channel. The proposed ADDLL can operate in an input frequency range of 195-960 MHz with a maximum phase error of less than 40.6 ps.
引用
收藏
页码:63 / 71
页数:9
相关论文
共 50 条
  • [31] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology
    Chung, Ching-Che
    Sheng, Duo
    Chang, Chia-Lin
    IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
  • [32] Benchmarking Digital Die-to-Die Channels in 2.5-D and 3-D Heterogeneous Integration Platforms
    Zhang, Yang
    Zhang, Xuchen
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (12) : 5460 - 5467
  • [33] A 2V clock synchronizer using digital delay-locked loop
    Hwang, CS
    Chung, WC
    Wang, CY
    Tsao, HW
    Liu, SI
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 91 - 94
  • [34] A low-power,area-efficient all-digital delay-locked loop for DDR3 SDRAM controller
    CHEN HongMing
    MA Song
    WANG Liu
    ZHANG Hao
    PAN KenYi
    CHENG YuHua
    ScienceChina(InformationSciences), 2014, 57 (12) : 176 - 183
  • [35] A low-power, area-efficient all-digital delay-locked loop for DDR3 SDRAM controller
    Chen HongMing
    Ma Song
    Wang Liu
    Zhang Hao
    Pan KenYi
    Cheng YuHua
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (12) : 1 - 8
  • [36] Exploiting Die-to-Die Thermal Coupling in 3-D IC Placement
    Athikulwongse, Krit
    Ekpanyapong, Mongkol
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (10) : 2145 - 2155
  • [37] A wide-range and fast-locking all-digital cycle-controlled delay-locked loop
    Chang, HH
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 661 - 670
  • [38] Designing a SAR-Based All-Digital Delay-Locked Loop With Constant Acquisition Cycles Using a Resettable Delay Line
    Yao, Chia-Yu
    Ho, Yung-Hsiang
    Chiu, Yi-Yao
    Yang, Rong-Jyi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 567 - 574
  • [39] Modeling and Analysis of Die-to-Die Vertical Coupling in 3-D IC
    Lee, Sangrok
    Kim, Gawon
    Kim, Jaemin
    Song, Taigon
    Lee, Junho
    Lee, Hyungdong
    Park, Kunwoo
    Kim, Joungho
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 707 - +
  • [40] A Wide-Range All-Digital Delay-Locked Loop Using Fast-Lock Variable SAR Algorithm
    Chen, Wei-Cheng
    Yang, Rong-Jyi
    Yao, Chia-Yu
    Chen, Chao-Chyun
    IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,