共 50 条
- [31] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
- [33] A 2V clock synchronizer using digital delay-locked loop PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 91 - 94
- [39] Modeling and Analysis of Die-to-Die Vertical Coupling in 3-D IC 2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 707 - +
- [40] A Wide-Range All-Digital Delay-Locked Loop Using Fast-Lock Variable SAR Algorithm IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,