Chip-scale packaging of power devices and its application in integrated power electronics modules

被引:19
作者
Liu, XS [1 ]
Jing, XK [1 ]
Lu, GQ [1 ]
机构
[1] Virginia Polytech Inst & State Univ, Ctr Power Elect Syst, Mat Sci & Engn Dept, Power Elect Packaging Lab, Blacksburg, VA 24061 USA
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2001年 / 24卷 / 02期
基金
美国国家科学基金会; 欧洲研究理事会;
关键词
chip-scale packaging; D(2)BGA; FCOF; flip chip; IPEM; power electronics packaging; power module;
D O I
10.1109/6040.928756
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A power electronics packaging technology utilizing chip-scale packaged (CSP) power devices to build three-dimensional (3-D) integrated power electronics modules (IPEMs) is presented in this paper. The chip-scale packaging structure, termed die dimensional hall grid array (D(2)BGA), eliminates wire bonds by using stacked solder joints to interconnect power chips. D(2)BGA, package consists of a power chip, inner solder caps, high-lead solder bans, and molding resin, It has the same lateral dimensions as the starting power chip, which makes high-density packaging and module miniaturization possible This package enables the power chip to combine excellent thermal transfer, high current handling capability, improved electrical characteristics, and ultralow profile packaging. Electrical tests show that the V-CE(sat) and on-resistance of the D(2)BGA high speed insulated-gate-bipolar transistors (IGBTs) are improved by 20% and 30% respectively by eliminating the device wirebonds and other external interconnections, such as the leadframe, In this paper, we present the design, reliability, and processing issues of D(2)BGA package, and the implementation of these chip-scale packaged power devices in building 30 kW half-bridge power converter modules. The electrical and reliability test results of the packaged devices and the power modules are reported.
引用
收藏
页码:206 / 215
页数:10
相关论文
共 23 条
[1]  
[Anonymous], MICROELECTRONICS PAC
[2]  
BINDRA A, 1999, ELECT DESIGN 0517, P52
[3]  
CLEMENTI J, 1993, P ELECTR C, P175, DOI 10.1109/ECTC.1993.346835
[4]  
ERICKSEN T, 1997, P PCIM POW EL I POW
[5]  
FERREIRA JA, 1997, P IEEE APPL POW EL C, V1, P419
[6]  
FISHER R, 1995, P APEC 95, P12
[7]  
GIBSON B, 1990, SURFACE MOUNT TECHNO, P23
[8]   An innovative technique for packaging power electronic building blocks using metal posts interconnected parallel plate structures [J].
Haque, S ;
Xing, K ;
Lin, RL ;
Suchicital, CTA ;
Lu, GQ ;
Nelson, DJ ;
Borojevic, D ;
Lee, FC .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 1999, 22 (02) :136-144
[9]  
HO TH, 1995, ELEC COMP C, P930, DOI 10.1109/ECTC.1995.517802
[10]  
JOHN H, 1995, BALL GRID ARRAY TECH