A novel high-speed, low-offset, loading condition-adaptable voltage buffer

被引:0
|
作者
Neag, Marius [1 ]
Fazakas, Albert [1 ]
Festila, Lelia [1 ]
机构
[1] Tech Univ Cluj Napoca, Bases Elect Dept, Cluj Napoca 400027, Romania
关键词
D O I
10.1109/AE.2006.4382980
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes several high-speed voltage buffers and an effective method for optimizing their step response. The buffers combine a low offset structure with a signal-dependent biasing technique that results in significant slew-rate enhancement. A set of RC networks provide an effective way of controlling the step-response parameters and ensures input impedance matching. The compensation elements are sized using the PSpice Optimizer, directly in the time domain. A version that allows electronic adjustment in order to optimize the step response under various loading conditions is described, as well. A design example validates the proposed structure and optimization method.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [31] An improved low offset latch comparator for high-speed ADCs
    Sadeghipour, Khosrov Dabbagh
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (02) : 205 - 212
  • [32] An improved low offset latch comparator for high-speed ADCs
    Khosrov Dabbagh Sadeghipour
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 205 - 212
  • [33] HIGH-SPEED BUFFER FEATURES LOW INPUT-CAPACITANCE
    DENNISS, P
    ELECTRONICS WORLD & WIRELESS WORLD, 1995, (1709): : 338 - 338
  • [34] Low voltage low power high-speed BiCMOS multiplier
    Cheng, Kuo-Hsing
    Yeha, Yu-Kwang
    Lian, Farn-Son
    Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 2
  • [35] A Novel Visual Perception Enhancement Algorithm for High-speed Railway in the Low Light Condition
    Lyu, Guohao
    Huang, Hua
    Yin, Hui
    Luo, Siwei
    Jiang, Xinlan
    2014 12TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING (ICSP), 2014, : 1022 - 1025
  • [36] A low-voltage high-speed sampling technique
    Xu, G
    Yuan, J
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 228 - 231
  • [37] A Novel High-Speed SiC MOSFET Driver with a Low Switch-Voltage Stress
    Wei, Xiuqin
    Sun, Yuchong
    Sekiya, Hiroo
    2018 INTERNATIONAL POWER ELECTRONICS CONFERENCE (IPEC-NIIGATA 2018 -ECCE ASIA), 2018, : 3650 - 3653
  • [38] Simulation of novel complementary bipolar inverters for low-voltage high-speed ULSI
    Bubennikov, AN
    Zykov, AV
    SOLID-STATE ELECTRONICS, 2000, 44 (01) : 71 - 77
  • [39] Application of δ-doped wide-gap collector structure for high-breakdown and low-offset voltage transistors
    Liu, WC
    Cheng, SY
    Chang, WL
    Pan, HJ
    Shie, YH
    APPLIED PHYSICS LETTERS, 1998, 73 (10) : 1397 - 1399
  • [40] A High-Speed Low-Distortion CMOS Source Follower Buffer
    Campos, M. V.
    Reis Filho, C. A.
    IEEE LATIN AMERICA TRANSACTIONS, 2013, 11 (02) : 677 - 681