A novel high-speed, low-offset, loading condition-adaptable voltage buffer

被引:0
|
作者
Neag, Marius [1 ]
Fazakas, Albert [1 ]
Festila, Lelia [1 ]
机构
[1] Tech Univ Cluj Napoca, Bases Elect Dept, Cluj Napoca 400027, Romania
关键词
D O I
10.1109/AE.2006.4382980
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes several high-speed voltage buffers and an effective method for optimizing their step response. The buffers combine a low offset structure with a signal-dependent biasing technique that results in significant slew-rate enhancement. A set of RC networks provide an effective way of controlling the step-response parameters and ensures input impedance matching. The compensation elements are sized using the PSpice Optimizer, directly in the time domain. A version that allows electronic adjustment in order to optimize the step response under various loading conditions is described, as well. A design example validates the proposed structure and optimization method.
引用
收藏
页码:121 / 124
页数:4
相关论文
共 50 条
  • [1] Low-Offset High-Speed CMOS Dynamic Voltage Comparator
    Gandhi, Priyesh P.
    Devashrayee, Niranjan M.
    INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 209 - 217
  • [2] A High-Speed and Low-Offset Dynamic Latch Comparator
    Rahman, Labonnah Farzana
    Reaz, Mamun Bin Ibne
    Yin, Chia Chieu
    Marufuzzaman, Mohammad
    Rahman, Mohammad Anisur
    SCIENTIFIC WORLD JOURNAL, 2014,
  • [3] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [4] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346
  • [5] An Asymmetric Dynamic Comparator for Low-Offset, Low-Noise, and High-Speed Applications
    Satpathy, Bibhudutta
    Srivastava, Utkarsh
    Kaur, Amandeep
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2025, 74
  • [6] A High-Speed, Low-Offset and Low-Power Differential Comparator for Analog to Digital Converters
    Nasrollahpour, Mehdi
    Yen, Chi-Hsien
    Hamedi-hagh, Sotoudeh
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 220 - 221
  • [7] A high-speed latched comparator with low offset voltage and low dissipation
    Zhu, Zhangming
    Yu, Guangwen
    Wu, Hongbing
    Zhang, Yifei
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (02) : 467 - 471
  • [8] A high-speed latched comparator with low offset voltage and low dissipation
    Zhangming Zhu
    Guangwen Yu
    Hongbing Wu
    Yifei Zhang
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 467 - 471
  • [9] A new high-speed low-power and low-offset dynamic comparator with a current-mode offset compensation technique
    Taghizadeh, Abouzar
    Koozehkanani, Ziaddin Daei
    Sobhi, Jafar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 81 : 163 - 170
  • [10] HIGH-SPEED BUFFER VOLTAGE FOLLOWER
    PRAVDIN, VL
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1989, 32 (02) : 409 - 410