60-dB SNDR 100-MS/s SAR ADCs With Threshold Reconfigurable Reference Error Calibration

被引:43
作者
Chan, Chi-Hang [1 ]
Zhu, Yan [1 ]
Li, Cheng [1 ]
Zhang, Wai-Hong [1 ]
Ho, Iok-Meng [1 ]
Wei, Lai [1 ]
Seng-Pan, U. [1 ,2 ]
Martins, Rui Paulo [1 ]
机构
[1] Univ Macau, Fac Sci & Technol, Dept ECE, State Key Lab Analog & Mixed Signal VLSI, Macau 999078, Peoples R China
[2] Synopsys Macau Ltd, Macau 999078, Peoples R China
基金
中国国家自然科学基金;
关键词
Reference buffer; reference error calibration; successive approximation register (SAR) analog-to-digital converter (ADC); threshold reconfigurable comparator;
D O I
10.1109/JSSC.2017.2728784
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a reference error calibration scheme for successive approximation register (SAR) analog-to-digital converters (ADCs) verified with two prototypes. Such a reference error often occurs in high-speed SAR ADCs due to the signal dependent fast switching transient, and leads to a large differential nonlinearity and missing codes, eventually degrading conversion accuracy. The calibration concept aims to differentiate the error outputs and correct them by simply performing a subtraction in the digital domain. It runs in the background with a little hardware overhead, and does not depend on the type of the input signal or reduce the dynamic range. Two prototypes were measured which are made up of different reference generation circuits. Design #1 has the reference voltage from off-chip and a 3-pF decoupling capacitor on-chip, while design #2 includes an on-chip reference buffer. Both designs were fabricated in 65-nm CMOS and achieve at least 9-dB improvement on signal-to-(Noise + Distortion) ratio (SNDR) after calibration. The total core area is around 0.012 mm(2) for both chips and the Nyquist SNDR of designs #1 and #2 is 59.03 and 57.93 dB, respectively.
引用
收藏
页码:2576 / 2588
页数:13
相关论文
共 23 条
[1]  
Ali AMA, 2014, ISSCC DIG TECH PAP I, V57, P482, DOI 10.1109/ISSCC.2014.6757522
[2]  
[Anonymous], 2014, S VLSI CIRCUITS DIG
[3]   A 32 mW 1.25 GS/s 6b 2b/Step SAR ADC in 0.13 μm CMOS [J].
Cao, Zhiheng ;
Yan, Shouli ;
Li, Yunchu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) :862-873
[4]  
Chan CH, 2015, ISSCC DIG TECH PAP I, V58, P466
[5]  
Chi-Hang Chan, 2011, 2011 IEEE Asian Solid-State Circuits Conference, P233, DOI 10.1109/ASSCC.2011.6123645
[6]  
Chun-Cheng Liu, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P386, DOI 10.1109/ISSCC.2010.5433970
[7]  
HUANG GY, 2012, IEEE T VERY LARGE SC, V21, P584, DOI DOI 10.1109/TVLSI.2012.2190117
[8]  
Kapusta R, 2013, ISSCC DIG TECH PAP I, V56, P472, DOI 10.1109/ISSCC.2013.6487820
[9]   A 3.1 mW 8b 1.2 GS/s Single-Channel Asynchronous SAR ADC With Alternate Comparators for Enhanced Speed in 32 nm Digital SOI CMOS [J].
Kull, Lukas ;
Toifl, Thomas ;
Schmatz, Martin ;
Francese, Pier Andrea ;
Menolfi, Christian ;
Braendli, Matthias ;
Kossel, Marcel ;
Morf, Thomas ;
Andersen, Toke Meyer ;
Leblebici, Yusuf .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) :3049-3058
[10]  
Kuttner F., 2002, IEEE International Solid-State Circuits Conference, V1, P176, DOI DOI 10.1109/ISSCC.2002.992993.