Statistical power supply dynamic noise prediction in hierarchical power grid and package networks

被引:3
|
作者
Graziano, M. [1 ]
Piccinini, G. [1 ]
机构
[1] Politecn Torino, Dipartimento Elettron, I-110129 Turin, Italy
关键词
interconnects; power supply noise; IR drop; switching activity;
D O I
10.1016/j.vlsi.2008.01.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the most crucial high performance systems-on-chip design challenge is to front their power supply noise sufferance due to high frequencies, huge number of functional blocks and technology scaling down. Marking a difference from traditional post physical-design static voltage drop analysis, a priori dynamic voltage drop evaluation is the focus of this work. It takes into account transient currents and on-chip and package RLC parasitics while exploring the power grid design solution space: Design countermeasures can be thus early defined and long post physical-design verification cycles can be shortened. As shown by an extensive set of results, a carefully extracted and modular grid library assures realistic evaluation of parasitics impact on noise and facilitates the power network construction; furthermore statistical analysis guarantees a correct current envelope evaluation and Spice simulations endorse reliable results. (C) 2008 Elsevier B.V. All rights reserved.
引用
收藏
页码:524 / 538
页数:15
相关论文
共 50 条
  • [21] AC Power Supply Noise Simulation of CMOS Microprocessor with LSI Chip-Package-Board Integrated Model
    Yoshikawa, Kumpei
    Ichikawa, Kouji
    Nagata, Makoto
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (04): : 264 - 271
  • [22] Scalability Study of PSANDE: Power Supply Analysis for Noise and Delay Estimation
    Rao, Sushmita Kadiyala
    Shivashankar, Bharath
    Robucci, Ryan
    Banerjee, Nilanjan
    Patel, Chintan
    2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [23] Statistical Timing Analysis Considering Clock Jitter and Skew due to Power Supply Noise and Process Variation
    Enami, Takashi
    Ninomiya, Shinyu
    Shinkai, Ken-ichi
    Abe, Shinya
    Hashimoto, Masanori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2399 - 2408
  • [24] Impact of Test Compression on Power Supply Noise Control
    Zhang, Tengteng
    Walker, D. M. H.
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2015, : 161 - 166
  • [25] The Characterization of Power Supply Noise for Optical Mouse Sensor
    Arshad, M. K. Md
    Hashim, U.
    Choo, Chew Ming
    IEMT 2006: 31ST INTERNATIONAL CONFERENCE ON ELECTRONICS MANUFACTURING AND TECHNOLOGY, 2006, : 514 - 517
  • [26] Power Supply Noise Control in Pseudo Functional Test
    Zhang, Tengteng
    Walker, Duncan M.
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [27] Power-supply noise reduction with design for manufacturability
    Tsujikawa, H
    Shimazaki, K
    Hirano, S
    Sato, K
    Hirofuji, M
    Shimada, J
    Ito, M
    Mukai, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (12) : 3421 - 3428
  • [28] Active on-die suppression of power supply noise
    Keskin, Gokce
    Li, Xin
    Pileggi, Larry
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 813 - 816
  • [29] Power supply noise in SoCs: Metrics, management, and measurement
    Arabi, Karim
    Saleh, Resve
    Meng, Xiongfei
    IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (03): : 236 - 244
  • [30] Analysis of power supply noise in the presence of process variations
    Ghanta, Praveen
    Vrudhula, Sarma
    IEEE DESIGN & TEST OF COMPUTERS, 2007, 24 (03): : 256 - 266