Statistical power supply dynamic noise prediction in hierarchical power grid and package networks

被引:3
|
作者
Graziano, M. [1 ]
Piccinini, G. [1 ]
机构
[1] Politecn Torino, Dipartimento Elettron, I-110129 Turin, Italy
关键词
interconnects; power supply noise; IR drop; switching activity;
D O I
10.1016/j.vlsi.2008.01.001
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the most crucial high performance systems-on-chip design challenge is to front their power supply noise sufferance due to high frequencies, huge number of functional blocks and technology scaling down. Marking a difference from traditional post physical-design static voltage drop analysis, a priori dynamic voltage drop evaluation is the focus of this work. It takes into account transient currents and on-chip and package RLC parasitics while exploring the power grid design solution space: Design countermeasures can be thus early defined and long post physical-design verification cycles can be shortened. As shown by an extensive set of results, a carefully extracted and modular grid library assures realistic evaluation of parasitics impact on noise and facilitates the power network construction; furthermore statistical analysis guarantees a correct current envelope evaluation and Spice simulations endorse reliable results. (C) 2008 Elsevier B.V. All rights reserved.
引用
收藏
页码:524 / 538
页数:15
相关论文
共 50 条
  • [1] A Power-Supply Noise aware Dynamic Timing Analysis methodology, based on a Statistical Prediction Engine
    Tsiampas, Michael
    Evmorfopoulos, Nestor
    Daloukas, Konstantis
    Moondanos, John
    Stamoulis, Georgios
    2018 13TH INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2018), 2018,
  • [2] Statistical Timing Analysis Considering Spatially and Temporally Correlated Dynamic Power Supply Noise
    Enami, Takashi
    Ninomiya, Shinyu
    Hashimoto, Masanori
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (04) : 541 - 553
  • [3] Statistical Timing Analysis Considering Spatially and Temporally Correlated Dynamic Power Supply Noise
    Enami, Takashi
    Ninomiya, Shinyu
    Hashimoto, Masanori
    ISPD'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2008, : 160 - 167
  • [4] Power Supply Noise: Causes, Effects, and Testing
    Polian, Ilia
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (02) : 326 - 338
  • [5] Modeling of Power Supply Noise Associated with Package Parasitics in an On-Chip LDO Regulator
    Joo, Junho
    Sun, Yin
    Lee, Jongjoo
    Kong, Sunkyu
    Kang, Soonku
    Song, Inmyung
    Hwang, Chulsoon
    2021 JOINT IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, SIGNAL & POWER INTEGRITY, AND EMC EUROPE (EMC+SIPI AND EMC EUROPE), 2021, : 395 - 399
  • [6] Framework for Dynamic Estimation of Power-Supply Noise and Path Delay
    Rao, Sushmita Kadiyala
    Robucci, Ryan
    Patel, Chintan
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 272 - 277
  • [7] Gate Delay Estimation in STA under Dynamic Power Supply Noise
    Okumura, Takaaki
    Minami, Fumihiro
    Shimazaki, Kenji
    Kuwada, Kimihiko
    Hashimoto, Masanori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12): : 2447 - 2455
  • [8] Dynamic power-supply and well noise measurements and analysis for low power body biased circuits
    Shimazaki, K
    Nagata, M
    Okumoto, T
    Hirano, S
    Tsujikawa, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 589 - 596
  • [9] Simulation Based Framework for Accurately Estimating Dynamic Power-Supply Noise and Path Delay
    Rao, Sushmita Kadiyala
    Robucci, Ryan
    Patel, Chintan
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (01): : 125 - 147
  • [10] Simulation Based Framework for Accurately Estimating Dynamic Power-Supply Noise and Path Delay
    Sushmita Kadiyala Rao
    Ryan Robucci
    Chintan Patel
    Journal of Electronic Testing, 2014, 30 : 125 - 147