A 9b, 1.25 ps resolution coarse-fine time-to-digital converter in 90 nm CMOS that amplifies a time residue

被引:303
作者
Lee, Minjae [1 ]
Abidi, Asad A. [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
关键词
coarse-fine architecture; open-loop residue amplification; subrange normalization; time amplifier; time-to-digital converter (TDC);
D O I
10.1109/JSSC.2008.917405
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a coarse-fine time-to-digital converter (TDC) that amplifies a time residue to improve time resolution, similar to a coarse-fine analog-to-digital converter (ADC). A new digital circuit has been developed to amplify the time residue with a higher gain (>16) and larger range (>80 ps) than existing solutions do. However, adapting the conventional coarse-fine architecture from ADCs is not an appropriate solution for TDCs: input time cannot be stored, and the gain of a time amplifier (TA) cannot be controlled precisely. This paper proposes a new coarse-fine TDC architecture by using an array of time amplifiers and two identical fine TDCs that compensate for the variation of the TA gain during the conversion process. The measured DNL and INL are +/- 0.8 LSB and +/- 3 LSB, respectively, with a value of 1.25 ps per 1 LSB, while the standard deviation of output code for constant inputs remains below 1 LSB across the TDC range. Although the nonlinearity is larger than 1 LSB, using an INL lookup table or better matched delays in the coarse TDC delay chain will improve the linearity further.
引用
收藏
页码:769 / 777
页数:9
相关论文
共 14 条
[1]   Time difference amplifier [J].
Abas, AM ;
Bystrov, A ;
Kinniment, DJ ;
Maevsky, OV ;
Russell, G ;
Yakovlev, AV .
ELECTRONICS LETTERS, 2002, 38 (23) :1437-1438
[2]   Design of sub-10-picoseconds on-chip time measurement circuit [J].
Abas, MA ;
Russell, G ;
Kinniment, DJ .
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, :804-809
[3]  
Arai Y., 1988, 1988 Symposium on VLSI Circuits: Digest of Technical Papers (IEEE Cat. No.88TH0227-9), P121
[4]   A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line [J].
Dudek, P ;
Szczepanski, S ;
Hatfield, JV .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) :240-247
[5]  
*HEWL PACK INC, 1621 HEWL PACK INC
[6]   A high-precision time-to-digital converter using a two-level conversion scheme [J].
Hwang, CS ;
Chen, P ;
Tsao, HW .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (04) :1349-1352
[7]   A CMOS time-to-digital converter with better than 10 ps single-shot precision [J].
Jansson, Jussi-Pekka ;
Mantyniemi, Antti ;
Kostamovaara, Juha .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) :1286-1296
[8]   An 11-bit high-resolution and adjustable-range CMOS time-to-digital converter for space science instruments [J].
Karadamoglou, K ;
Paschalidis, NP ;
Sarris, E ;
Stamatopoulos, N ;
Kottaras, G ;
Paschalidis, VS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) :214-222
[9]   A 9b, 1.25ps resolution coarse-fine time-to-digital converter in 90nm CMOS that amplifies a time residue [J].
Lee, Miniae ;
Abidi, Asad A. .
2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, :168-169
[10]   A 12-bit 75-MS/s pipelined ADC using open-loop residue amplification [J].
Murmann, B ;
Boser, BE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2040-2050