Gaussian Pyramid: Comparative Analysis of Hardware Architectures

被引:3
|
作者
Oliveira, Fernanda D. V. R. [1 ]
Gomes, Jose Gabriel R. C. [1 ]
Fernandez-Berni, Jorge [2 ]
Carmona-Galan, Ricardo [2 ]
del Rio, Rocio [2 ]
Rodriguez-Vazquez, Angel [2 ]
机构
[1] Univ Fed Rio de Janeiro, COPPE, PEE, BR-21941972 Rio De Janeiro, RJ, Brazil
[2] Univ Seville, CSIC, Inst Microelect Sevilla, Seville 41092, Spain
关键词
CMOS image sensors; analog processing circuits; image processing; computer vision; computational efficiency; energy efficiency; CMOS IMAGE SENSOR; HIGH-SPEED; SAR ADC; HIGH-SENSITIVITY; ERROR-CORRECTION; LOW-POWER;
D O I
10.1109/TCSI.2017.2709280
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper addresses a comparison of architectures for the hardware implementation of Gaussian image pyramids. Main differences between architectural choices are in the sensor front-end. One side is for architectures consisting of a conventional sensor that delivers digital images and which is followed by digital processors. The other side is for architectures employing a non-conventional sensor with per-pixel embedded preprocessing structures for Gaussian spatial filtering. This later choice belongs to the general category of " artificial retina" sensors which have been for long claimed as potentially advantageous for enhancing throughput and reducing energy consumption of vision systems. These advantages are very important in the internet of things context, where imaging systems are constantly exchanging information. This paper attempts to quantify these potential advantages within a design space in which the degrees of freedom are the number and type of ADCs, single-slope, SAR, cyclic, Sigma Delta, and pipeline, and the number of digital processors. Results show that speed and energy advantages of preprocessing sensors are not granted by default and are only realized through proper architectural design. The methodology presented for the comparison between focal-plane and digital approaches is a useful tool for imager design, allowing for the assessment of focal-plane processing advantages.
引用
收藏
页码:2308 / 2321
页数:14
相关论文
共 50 条
  • [1] A Survey on Pipelined FFT Hardware Architectures
    Garrido, Mario
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2022, 94 (11): : 1345 - 1364
  • [2] Stochastic Hardware Architectures: A Survey
    Abdallah, Sarah
    Chehab, Ali
    Elhajj, Imad H.
    Kayssi, Ayman
    2012 INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING, 2012,
  • [3] Comparative analysis of color architectures for image sensors
    Catrysse, PB
    Wandell, BA
    El Gamal, A
    SENSORS, CAMERAS, AND APPLICATIONS FOR DIGITAL PHOTOGRAPHY, 1999, 3650 : 26 - 35
  • [4] A Review of Logarithmic Multiplier Hardware Architectures
    Kantipudi, M. V. V. Prasad
    Sailaja, Vemuri
    Sanipini, Venkata Kiran
    2022 INTERNATIONAL CONFERENCE ON DECISION AID SCIENCES AND APPLICATIONS (DASA), 2022, : 1339 - 1343
  • [5] Hardware-efficient approximate multiplier architectures for media processing applications
    Uppugunduru, Anil Kumar
    Ahmed, Syed Ershad
    CIRCUIT WORLD, 2022, 48 (02) : 223 - 232
  • [6] An efficient memory system for the SIMD construction of a Gaussian pyramid
    Park, JW
    Harper, DT
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1996, 7 (08) : 855 - 860
  • [7] Neuromorphic computing hardware and neural architectures for robotics
    Sandamirskaya, Yulia
    Kaboli, Mohsen
    Conradt, Jorg
    Celikel, Tansu
    SCIENCE ROBOTICS, 2022, 7 (67)
  • [8] FPGA Based Hardware Architectures for Iterative Algorithms Implementations
    Belean, Bogdan
    Borda, Monica
    Bot, Adrian
    2013 36TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2013, : 751 - 754
  • [9] FAST AND ACCURATE GAUSSIAN PYRAMID CONSTRUCTION BY EXTENDED BOX FILTERING
    Konlambigue, Silvere
    Pothin, Jean-Baptiste
    Honeine, Paul
    Bensrhair, Abdelaziz
    2018 26TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2018, : 400 - 404
  • [10] Low Complexity Hardware Architectures for Wavelet Transforms: A Survey
    Hasan, Khamees Khalaf
    Dham, Mahmood Ali A.
    Nawaf, Shahir Fleyeh
    INTERNATIONAL CONFERENCE ON MATERIALS ENGINEERING AND SCIENCE, 2018, 454