Architecture of reconfigurable a low bower gigabit ATM switch

被引:1
|
作者
Lele, AM [1 ]
Nandy, SK [1 ]
机构
[1] Indian Inst Sci, Supercomp Educ & Res Ctr, Bangalore 560012, Karnataka, India
来源
VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN | 2001年
关键词
D O I
10.1109/ICVD.2001.902667
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multistage switch interconnects like banyan switches are preferred in high speed networks for their cascadable structure and suitability for VLSI implementation. However most of these switch implementations are monolithic in nature and do nor provide flexibility of dynamic re-routing of cells from active ports through idle ports. In this paper we rake a critical look at a basic 8 x 8 benes switch from the perspective of identifying smaller blocks which can be pipelined in space and temporally multiplexed to exploit hardware reuse. A topological analysis of a 8 x 8 benes switch is carried out to identify mutually exclusive path sets that can be overlayed for hardware reuse. Based on this analysis we arrive at a basic building block called X-Structure, using which a 8 x 8 switch is constructed. The X-structure supports dynamic re-routing of cells and power down mode. A communication controller is designed using the the X-Structure based ATM switch at its core. A performance evaluation of the switch indicates a power saving of 66.66% due to hardware reuse, an 18.6% increase in hardware utilization and an aggregate throughput of 2.66 Gbps for a 8 x 8 switch.
引用
收藏
页码:242 / 247
页数:6
相关论文
共 50 条
  • [21] A parallel-tree switch architecture for ATM networks
    Al-Mouhamed, M
    Youssef, H
    Hasan, W
    7TH INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATIONS AND NETWORKS - PROCEEDINGS, 1998, : 654 - 659
  • [22] A new ATM switch architecture: Scalable shared buffer
    Seidel, D
    Raju, A
    Bayoumi, MA
    ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 772 - 775
  • [23] A PHOTONIC ATM SWITCH ARCHITECTURE FOR WDM OPTICAL NETWORKS
    CHOI, YB
    TODE, H
    OKADA, H
    IKEDA, H
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1995, E78B (09) : 1333 - 1335
  • [24] A smart photonic ATM switch architecture with compression strategy
    Sheu, ST
    Lee, YH
    Wu, CC
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2001, 19 (01) : 1 - 10
  • [25] IBM 8265 ATM Backbone Switch software architecture
    Alaiwan, H
    COMPUTER NETWORKS-THE INTERNATIONAL JOURNAL OF COMPUTER AND TELECOMMUNICATIONS NETWORKING, 1999, 31 (06): : 541 - 558
  • [26] Low-Latency Scalable Switch Architecture for ATM/WDM High-speed Networks
    Ushadevi, M. B.
    Mahesh, H. M.
    Ravikumar, H. M.
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 462 - +
  • [27] A reconfigurable architecture for multi-gigabit speed content-based routing
    Moscola, James
    Cho, Young H.
    Lockwood, John W.
    14TH IEEE SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS, PROCEEDINGS, 2006, : 61 - +
  • [28] ATM versus gigabit ethernet
    Gisiger, Hans Peter
    ComTec, 1998, 76 (02): : 26 - 31
  • [29] Implementing a dynamically reconfigurable ATM switch on the VIRTEX FPGA of the FPX platform
    Horta, EL
    Lockwood, JW
    Kofuji, ST
    RECONFIGURABLE TECHNOLOGY: FPGAS AND RECONFIGURABLE PROCESSORS FOR COMPUTING AND COMMUNICATIONS IV, 2002, 4867 : 42 - 47
  • [30] Making the switch to gigabit
    Roberts, Erica
    Data Communications, 1997, 26 (01):