Simulation-Based Recommendations for Digital Circuits Design Using Schottky-Barrier-Type GNRFET

被引:7
作者
Abbasian, Erfan [1 ]
Nayeri, Maryam [2 ]
机构
[1] Babol Noshirvani Univ Technol, Fac Elect & Comp Engn, Babol, Iran
[2] Islamic Azad Univ, Dept Elect Engn, Yazd Branch, Yazd, Iran
关键词
GRAPHENE NANORIBBON; LOW-POWER; DEVICE;
D O I
10.1149/2162-8777/ac7c39
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The use of graphene nano-ribbon field-effect transistors (GNRFETs) in the nanoscale circuits design is challenging because there are several adjustable parameters that need to be selected carefully. In this paper, we evaluate the impact of changes in different GNRFETs' parameters including channel length (L-ch), oxide thickness (T-ox), line-edge roughness (P-r), number of dimer lines (N), supply voltage, and temperature on the performance of inverter, Flip-Flop, and SRAM circuits. Performance analysis in terms of noise margin (NM), delay, average power, and energy-delay-product (EDP) show that those adjustable parameters of the GNRFETs are of a significant role in attaining low-power or high-performance requirements. To achieve low-power designs, GNRFETs with perfectly smooth edges and higher T-ox should be used. For low-power designs with a smaller oxide thickness, it is suggested to select 9 for N with very low P-r. Otherwise, the priority would be choosing 13 for N. To attain high-performance designs with low delay, it is recommended to use the GNRFETs without P-r. If the edges of graphene nano-ribbons are not smooth, choosing (3p+1, p is an element of N) periodic for N provides a potential improvement in circuit delay. Moreover, selecting 18 for N and smaller T-ox provides a potential improvement in circuit delay. (C) 2022 The Electrochemical Society ("ECS"). Published on behalf of ECS by IOP Publishing Limited.
引用
收藏
页数:9
相关论文
共 25 条
[1]   A Reliable Low Standby Power 10T SRAM Cell With Expanded Static Noise Margins [J].
Abbasian, Erfan ;
Izadinasab, Farzaneh ;
Gholipour, Morteza .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (04) :1606-1616
[2]   A Comprehensive Analysis of Different SRAM Cell Topologies in 7-nm FinFET Technology [J].
Abbasian, Erfan ;
Birla, Shilpi ;
Gholipour, Morteza .
SILICON, 2022, 14 (12) :6909-6920
[3]   Design of a Schmitt-Trigger-Based 7T SRAM cell for variation resilient Low-Energy consumption and reliable internet of things applications [J].
Abbasian, Erfan ;
Gholipour, Morteza .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 138
[4]   Performance evaluation of GNRFET and TMDFET devices in static random access memory cells design [J].
Abbasian, Erfan ;
Gholipour, Morteza ;
Izadinasab, Farzaneh .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) :3630-3652
[5]   Single-ended half-select disturb-free 11T static random access memory cell for reliable and low power applications [J].
Abbasian, Erfan ;
Gholipour, Morteza .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) :970-989
[6]   A variation-aware design for storage cells using Schottky-barrier-type GNRFETs [J].
Abbasian, Erfan ;
Gholipour, Morteza .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (03) :987-1001
[7]   Investigation of 6-armchair graphene nanoribbon tunnel FETs [J].
Aghanejad Ahmadchally, Alireza ;
Gholipour, Morteza .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (03) :1114-1124
[8]   A SPICE-Compatible Model of MOS-Type Graphene Nano-Ribbon Field-Effect Transistors Enabling Gate-and Circuit-Level Delay and Power Analysis Under Process Variation [J].
Chen, Ying-Yu ;
Sangai, Amit ;
Rogachev, Artem ;
Gholipour, Morteza ;
Iannaccone, Giuseppe ;
Fiori, Gianluca ;
Chen, Deming .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2015, 14 (06) :1068-1082
[9]  
Chen YY, 2013, I SYMPOS LOW POWER E, P151, DOI 10.1109/ISLPED.2013.6629286
[10]  
Chen YY, 2013, PROCEEDINGS OF THE 2013 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), P82, DOI 10.1109/NanoArch.2013.6623049