A new memory controller for the shared multibuffer ATM switch with multicast functions

被引:0
作者
Chang, RC [1 ]
Hsieh, CY [1 ]
机构
[1] Natl Chung Hsing Univ, Dept Elect Engn, Taichung 40227, Taiwan
来源
ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6 | 1998年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A novel ATM switch memory controller incorporated the shared multibuffer architecture is proposed. By applying the cyclic N method at the address queues, the blocking effect is eliminated and no memory and cross-point switch speed up is required. Multicast functions are efficiently carried out via a multicast queue. Each multicast packet only occupies one space in buffer memory and no additional copy circuit or counter is needed. Thus, the buffer utilization is improved and the hardware complexity is reduced. With the aid of the input traffic adaptive controller; multicast packets are dynamically sent to the output ports according to the input traffic pattern so that the unfairness problem due to employing the multicast queue is alleviated. By adopting the new memory controller the throughput can be elevated to about 99.2%.
引用
收藏
页码:E502 / E505
页数:4
相关论文
empty
未找到相关数据