Low Power Scheduling in High-level Synthesis using Dual-Vth Library

被引:0
|
作者
Ghandali, Samaneh [1 ]
Alizadeh, Bijan [1 ]
Navabi, Zainalabedin [1 ]
机构
[1] Univ Tehran, Coll Engn, Sch Elect & Comp Engn, Tehran, Iran
来源
PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015) | 2015年
关键词
High-level synthesis; low power; scheduling; dual-V-th; LEAKAGE POWER; REDUCTION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper concentrates on the problem of minimizing power consumption during scheduling in high-level synthesis using a dual threshold voltage (dual-V-th) technique. In the proposed method, first all the operations are initialized to high-V-th, which generally cause violations of timing constraints. Then a set of operations are reassigned to low-V-th to meet the latency constraint in such a way that: 1) all existing slacks in the data-flow graph are utilized, 2) the leakage power is minimized and 3) the latency constraints are met. Our experimental results have shown an average improvement of 64.97% in runtime compared with the state-of-the-art technique, and an average improvement of 39.58% in leakage power consumption compared with the original designs.
引用
收藏
页码:502 / 506
页数:5
相关论文
共 50 条
  • [1] Leakage power in optimization with dual-Vth library high-level synthesis
    Tang, XY
    Zhou, H
    Banerjee, P
    42nd Design Automation Conference, Proceedings 2005, 2005, : 202 - 207
  • [2] A low power scheduling method using dual Vdd and dual Vth
    Tsai, KL
    Chang, SW
    Lai, FP
    Ruan, SJ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 684 - 687
  • [3] A Unified Scheduling Approach for Power and Resource Optimization With Multiple Vdd or/and Vth in High-Level Synthesis
    Hao, Cong
    Wang, Nan
    Yoshimura, Takeshi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (12) : 2030 - 2043
  • [4] Behavioral Level Dual-Vth Design for Reduced Leakage Power with Thermal Awareness
    Yu, Junbo
    Zhou, Qiang
    Qu, Gang
    Bian, Jinian
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1261 - 1266
  • [5] New dual-Vth assignment technique for design of low power CMOS adder
    Fakir, Kausar
    Mande, Sudhakar S.
    International Journal of Power Electronics, 2024, 20 (04) : 301 - 317
  • [6] Dual-Vth Independent-Gate FinFETs for Low Power Logic Circuits
    Rostami, Masoud
    Mohanram, Kartik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (03) : 337 - 349
  • [7] Power and Variability Improvement of an Asynchronous Router using Stacking and Dual-Vth Approaches
    Mirzaei, Mohammad
    Mosaffa, Mahdi
    Mohammadi, Siamak
    Trajkovic, Jelena
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 327 - 334
  • [8] Dual-Vth Leakage Reduction with Fast Clock Skew Scheduling Enhancement
    Tie, Meng
    Dong, Haiying
    Wang, Tong
    Cheng, Xu
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 520 - 525
  • [9] ULS: A Dual-Vth/High-κ Nano-CMOS Universal Level Shifter for System-Level Power Management
    Mohanty, Saraju P.
    Pradhan, Dhiraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2010, 6 (02)
  • [10] Leakage power reduction by dual-Vth designs under probabilistic analysis of Vth variation
    Liu, M
    Wang, WS
    Orshansky, M
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 2 - 7