Pre-Bond Testing of the Silicon Interposer in 2.5D ICs

被引:0
|
作者
Wang, Ran [1 ]
Li, Zipeng [1 ]
Kannan, Sukeshwar [2 ]
Chakrabarty, Krishnendu [1 ]
机构
[1] Duke Univ, ECE Dept, Durham, NC USA
[2] GLOBALFOUNDRIES US Inc, Malta, NY USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In interposer-based 2.5D integrated circuits, the passive silicon interposer is the least expensive component in the chip. Thus, it is desirable to test the interposer before bonding to ensure that more expensive and defect-free dies are not stacked on a faulty interposer. We present an efficient method to locate defects in a passive interposer before stacking. The proposed test architecture uses e-fuses that can be programmed to connect or disconnect functional paths inside the interposer. The concept of die footprint is utilized for interconnect testing, and the overall assembly and test flow is described. In order to reduce test time, the concept of weighted critical area is defined and utilized. We present HSPICE simulation results to demonstrate the effectiveness of the pre-bond test solution. The benefit of using weighted critical area is demonstrated using a commercial interposer from GLOBALFOUNDRIES.
引用
收藏
页码:978 / 983
页数:6
相关论文
共 50 条
  • [41] Wet Etched Silicon Interposer for the 2.5D stacking of CMOS and Optoelectronic Dies
    Li, Chenhui
    Smalbrugge, Barry
    de Vries, Tjibbe
    Stabile, Ripalta
    Raz, Oded
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 504 - 509
  • [42] Testing of Interposer-Based 2.5D Integrated Circuits: Challenges and Solutions
    Wang, Ran
    Chakrabarty, Krishnendu
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 74 - 79
  • [43] Test Cost Optimization Technique for the Pre-Bond Test of 3D ICs
    Chen, Yong-Xiao
    Huang, Yu-Jen
    Li, Jin-Fu
    2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 102 - 107
  • [44] Mitigation of Warpage for Large 2.5D through Silicon Interposer (TSI) Package Assembly
    Ding, Mian Zhi
    Chen, Zhaohui
    Lim, Sharon Pei Siang
    Rao, Vempati Srinivasa
    Lin, Jong-Kai
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [45] Pre-Bond Testing of Weak Defects in TSVs
    Arumi, Daniel
    Rodriguez-Montanes, Rosa
    Figueras, Joan
    PROCEEDINGS OF THE 2014 IEEE 20TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2014, : 31 - 36
  • [46] VALIDATING 2.5D SYSTEM-in-PACKAGE INTER-DIE COMMUNICATION ON SILICON INTERPOSER
    Kumar, Pankaj
    Naveen, H. N.
    2014 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING & SYSTEMS SYMPOSIUM (EDAPS), 2014, : 65 - 68
  • [47] Study of Thermally Enhanced 2.5D Packages with Multi-chips Molded on Silicon Interposer
    H. Y. Zhang
    X. W. Zhang
    Journal of Electronic Materials, 2015, 44 : 2396 - 2405
  • [48] A Graph-Theoretic Approach for Minimizing the Number of Wrapper Cells for Pre-Bond Testing of 3D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [49] High Bandwidth Interconnect Design Opportunities in 2.5D Through-Silicon Interposer (TSI)
    Weerasekera, Roshan
    Chang, Ka Fai
    Zhang, Songbai
    Katti, Guruprasad
    Li, Hong Yu
    Dutta, Rahul
    Cubillo, Joseph Romen
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 241 - 244
  • [50] Study of Thermally Enhanced 2.5D Packages with Multi-chips Molded on Silicon Interposer
    Zhang, H. Y.
    Zhang, X. W.
    JOURNAL OF ELECTRONIC MATERIALS, 2015, 44 (07) : 2396 - 2405