共 50 条
- [41] Wet Etched Silicon Interposer for the 2.5D stacking of CMOS and Optoelectronic Dies 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 504 - 509
- [42] Testing of Interposer-Based 2.5D Integrated Circuits: Challenges and Solutions 2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 74 - 79
- [43] Test Cost Optimization Technique for the Pre-Bond Test of 3D ICs 2012 IEEE 30TH VLSI TEST SYMPOSIUM (VTS), 2012, : 102 - 107
- [44] Mitigation of Warpage for Large 2.5D through Silicon Interposer (TSI) Package Assembly 2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
- [45] Pre-Bond Testing of Weak Defects in TSVs PROCEEDINGS OF THE 2014 IEEE 20TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2014, : 31 - 36
- [46] VALIDATING 2.5D SYSTEM-in-PACKAGE INTER-DIE COMMUNICATION ON SILICON INTERPOSER 2014 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING & SYSTEMS SYMPOSIUM (EDAPS), 2014, : 65 - 68
- [47] Study of Thermally Enhanced 2.5D Packages with Multi-chips Molded on Silicon Interposer Journal of Electronic Materials, 2015, 44 : 2396 - 2405
- [48] A Graph-Theoretic Approach for Minimizing the Number of Wrapper Cells for Pre-Bond Testing of 3D-Stacked ICs 2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
- [49] High Bandwidth Interconnect Design Opportunities in 2.5D Through-Silicon Interposer (TSI) PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 241 - 244