Pre-Bond Testing of the Silicon Interposer in 2.5D ICs

被引:0
|
作者
Wang, Ran [1 ]
Li, Zipeng [1 ]
Kannan, Sukeshwar [2 ]
Chakrabarty, Krishnendu [1 ]
机构
[1] Duke Univ, ECE Dept, Durham, NC USA
[2] GLOBALFOUNDRIES US Inc, Malta, NY USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In interposer-based 2.5D integrated circuits, the passive silicon interposer is the least expensive component in the chip. Thus, it is desirable to test the interposer before bonding to ensure that more expensive and defect-free dies are not stacked on a faulty interposer. We present an efficient method to locate defects in a passive interposer before stacking. The proposed test architecture uses e-fuses that can be programmed to connect or disconnect functional paths inside the interposer. The concept of die footprint is utilized for interconnect testing, and the overall assembly and test flow is described. In order to reduce test time, the concept of weighted critical area is defined and utilized. We present HSPICE simulation results to demonstrate the effectiveness of the pre-bond test solution. The benefit of using weighted critical area is demonstrated using a commercial interposer from GLOBALFOUNDRIES.
引用
收藏
页码:978 / 983
页数:6
相关论文
共 50 条
  • [31] Faulty TSVs Identification and Recovery in 3D Stacked ICs During Pre-bond Testing
    Royl, Surajit Kumar
    Chatterjee, Sobitri
    Giri, Chandan
    Rahaman, Hafizur
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [32] Parametric Fault Testing and Performance Characterization of Post-Bond Interposer Wires in 2.5-D ICs
    Huang, Li-Ren
    Huang, Shi-Yu
    Tsai, Kun-Han
    Cheng, Wu-Tung
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (03) : 476 - 488
  • [33] A Passive Equalizer Design for On-Interposer Differential Interconnects in 2.5D/3D ICs
    Zhao, Wen-Sheng
    Fu, Kai
    Wang, Gaofeng
    2019 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT2019), 2019,
  • [34] Securing Heterogeneous 2.5D ICs Against IP Theft through Dynamic Interposer Obfuscation
    Talukdar, Jonti
    Chaudhuri, Arjun
    Kim, Jinwoo
    Lim, Sung Kyu
    Chakrabarty, Krishnendu
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [35] Thermal-Mechanical Analysis of TSV Array in 2.5D Silicon Interposer
    Zou, Bao
    Ren, Xingang
    Cai, Xueyuan
    Sun, Guoxing
    Cui, Yongxin
    Huang, Zhixiang
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [36] IO circuit design for 2.5D through-silicon-interposer interconnects
    Jawed, Syed Arsalan
    Afridi, Sohaib Saadat
    Anjum, Muhammad Arslan
    Khan, Khubaib
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (03) : 376 - 391
  • [37] Low Cost, High Performance, and High Reliability 2.5D Silicon Interposer
    Sundaram, Venky
    Chen, Qiao
    Wang, Tao
    Lu, Hao
    Suzuki, Yuya
    Smet, Vanessa
    Kobayashi, Makoto
    Pulugurtha, Raj
    Tummala, Rao
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 342 - 347
  • [38] Full Channel Simulation for High Speed 2.5D Package with Silicon Interposer
    Ping, Ye
    Wang, Zhi
    Liu, Xiaoyang
    Yu, Daquan
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 525 - +
  • [39] Lithography Challenges for 2.5D Interposer Manufacturing
    Ruhmer, Klaus
    Cochet, Philippe
    McCleary, Roger
    Rogoff, Rich
    Roy, Rajiv
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 523 - 527
  • [40] Low-Power Clock Tree Design for Pre-Bond Testing of 3-D Stacked ICs
    Zhao, Xin
    Lewis, Dean L.
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (05) : 732 - 745