Layout techniques for minimizing on-chip interconnect self inductance

被引:0
|
作者
Massoud, Y [1 ]
Majors, S [1 ]
Bustami, T [1 ]
White, J [1 ]
机构
[1] MIT, Dept Elect Engn, Cambridge, MA 02139 USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Because magnetic effects have a much longer spatial range than electrostatic effects, an interconnect line with large inductance will be sensitive to distant variations in interconnect topology. This long range sensitivity makes it difficult to balance delays in nets like clock trees, so for such nets inductance must be minimized. In this paper we use two- and three-dimensional electromagnetic field solvers to compare dedicated ground planes to a less area-consuming approach, interdigitating the signal line with ground lines. The surprising conclusion is that with very little area penalty, interdigitated ground lines are more effective at minimizing self-inductance than ground planes.
引用
收藏
页码:566 / 571
页数:6
相关论文
共 50 条
  • [41] Scaling Optical Communication for On-Chip Interconnect
    Binggeli, Mat
    Li, Feng
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 1178 - 1183
  • [42] Accurate prediction of the impact of on-chip inductance on interconnect delay using electrical and physical parameter-based RSF
    Sato, T
    Kanamoto, T
    Kurokawa, A
    Kawakami, Y
    Oka, H
    Kitaura, T
    Kobayashi, H
    Hashimoto, M
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 149 - 155
  • [43] Investigation on the layout parameters of on-chip inductor
    Hsu, Heng-Ming
    MICROELECTRONICS JOURNAL, 2006, 37 (08) : 800 - 803
  • [44] Figures of merit to characterize the importance of on-chip inductance
    Ismail, YI
    Friedman, EG
    Neves, JL
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (04) : 442 - 449
  • [45] Unified Inductance Calculations for On-Chip Planar Spirals
    Xie, Shuangwen
    Fu, Jun
    2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,
  • [46] Impact of on-chip inductance on power supply integrity
    Eireiner, M.
    Henzler, S.
    Zhang, X.
    Berthold, J.
    Schmitt-Landsiedel, D.
    ADVANCES IN RADIO SCIENCE, 2008, 6 : 227 - 232
  • [47] The importance of inductance and inductive coupling for on-chip wiring
    Deutsch, A
    Smith, H
    Katopis, GA
    Becker, WD
    Coteus, PW
    Surovic, CW
    Kopcsay, GV
    Rubin, BJ
    Dunne, RP
    Gallo, T
    Knebel, DR
    Krauter, BL
    Terman, LM
    SaiHalasz, GA
    Restle, PJ
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1997, : 53 - 56
  • [48] High-frequency on-chip inductance model
    Sim, SP
    Lee, K
    Yang, CY
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (12) : 740 - 742
  • [49] Effects of on-chip inductance on power distribution grid
    Muramatsu, A
    Hashimoto, M
    Onodera, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (12) : 3564 - 3572
  • [50] Figures of merit to characterize the importance of on-chip inductance
    Ismail, YI
    Friedman, EG
    Neves, JL
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 560 - 565