Layout techniques for minimizing on-chip interconnect self inductance

被引:0
|
作者
Massoud, Y [1 ]
Majors, S [1 ]
Bustami, T [1 ]
White, J [1 ]
机构
[1] MIT, Dept Elect Engn, Cambridge, MA 02139 USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Because magnetic effects have a much longer spatial range than electrostatic effects, an interconnect line with large inductance will be sensitive to distant variations in interconnect topology. This long range sensitivity makes it difficult to balance delays in nets like clock trees, so for such nets inductance must be minimized. In this paper we use two- and three-dimensional electromagnetic field solvers to compare dedicated ground planes to a less area-consuming approach, interdigitating the signal line with ground lines. The surprising conclusion is that with very little area penalty, interdigitated ground lines are more effective at minimizing self-inductance than ground planes.
引用
收藏
页码:566 / 571
页数:6
相关论文
共 50 条
  • [21] Inductance modeling for on-chip interconnects
    Tu, SW
    Shen, WZ
    Chang, YW
    Chen, TC
    Jou, JY
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 35 (01) : 65 - 78
  • [22] On-chip inductance cons and pros
    Ismail, YI
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (06) : 685 - 694
  • [23] Inductance modeling for on-chip interconnects
    Tu, SW
    Shen, WZ
    Chang, YW
    Chen, TC
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 787 - 790
  • [24] Interconnect inductance effects on delay and crosstalks for long on-chip nets with fast input slew rates
    Lee, MK
    Hill, A
    Darley, MH
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A248 - A251
  • [25] On-Chip Crosstalk Noise Reduction Model using interconnect optimization Techniques
    Hunagund, P. V.
    Kalpana, A. B.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 87 - +
  • [26] Compact Layout of On-Chip Transformer
    Hsu, Heng-Ming
    Lai, Szu-Han
    Hsu, Chan-Juan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (05) : 1076 - 1083
  • [27] Dynamic self controllable surfing for differential on-chip wavepipelined serial interconnect
    Bhaskar, M.
    Gantasala, Srinivas
    Venkataramani, B.
    WSEAS Transactions on Circuits and Systems, 2014, 13 : 117 - 128
  • [28] Investigation on the Mutual Inductance of On-Chip Transformers
    Hsu, Heng-Ming
    Lai, Sih-Han
    Chen, Meng-Syun
    Liao, Hsien-Feng
    2012 2ND IEEE CPMT SYMPOSIUM JAPAN, 2012,
  • [29] An efficient inductance modeling for on-chip interconnects
    He, L
    Chang, N
    Lin, S
    Nakagawa, OS
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 457 - 460
  • [30] Optimal inductance for on-chip RLC interconnections
    Das, S
    Agarwal, K
    Blaauw, D
    Sylvester, D
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 264 - 267