Smart Energy-Efficient Clock Synthesizer for Duty-Cycled Sensor SoCs in 65 nm/28nm CMOS

被引:12
作者
Bellasi, David E. [1 ]
Benini, Luca [1 ,2 ]
机构
[1] ETH, Dept Informat Technol & Elect Engn, CH-8092 Zurich, Switzerland
[2] Univ Bologna, Dept Elect Elect & Informat Engn, I-40131 Bologna, Italy
基金
瑞士国家科学基金会;
关键词
IoT; clock synthesizer; all-digital FLL; fast start-up; jitter reduction; dithering; Transient Clocking; wake-up event classification; FREQUENCY-LOCKED LOOP; ALL-DIGITAL PLL; GENERATOR; MULTIPLICATION; JITTER; RANGE;
D O I
10.1109/TCSI.2017.2694322
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Duty-cycled low-rate Internet-of-things (IoT) sensors are employed in diverse applications, requiring configurable and energy-efficient on-chip and on-demand clock synthesis. We present an all-digital frequency-locked loop (AD-FLL) capable of generating an accurate clock selectively in standalone operation or locked to a 32kHz reference. We report measurement results of two prototypes in 65nm and 28nm CMOS offering a configurable clock multiplication factor of up to 32 786, resulting in a wide tuning-range from a few MHz to 2.4GHz and 1.6GHz, respectively. The challenges of slow start-up and deterministic jitter are addressed by a fast hybridmode start-up procedure and by various jitter reduction modes. We also introduce the concept of Transient Clocking that leverages the capabilities of the proposed AD-FLL to make a system operational after cold-start or wake-up before the supply voltage has stabilized. We study two application examples that highlight the versatility of the concept in IoT applications and show its potential to amortize the time and energy cost of typical system start-up tasks, like state-restoration or wake-up event classification.
引用
收藏
页码:2322 / 2333
页数:12
相关论文
共 34 条
[1]   Architecture and Robust Control of a Digital Frequency-Locked Loop for Fine-Grain Dynamic Voltage and Frequency Scaling in Globally Asynchronous Locally Synchronous Structures [J].
Albea, Carolina ;
Puschini, Diego ;
Vivet, Pascal ;
Miro-Panades, Ivan ;
Beigne, Edith ;
Lesecq, Suzanne .
JOURNAL OF LOW POWER ELECTRONICS, 2011, 7 (03) :328-340
[2]  
[Anonymous], 2010, P INT C POW AW COMP, DOI DOI 10.5555/1924920.1924921
[3]   The Internet of Things: A survey [J].
Atzori, Luigi ;
Iera, Antonio ;
Morabito, Giacomo .
COMPUTER NETWORKS, 2010, 54 (15) :2787-2805
[4]   Enhanced Race-To-Halt: A Leakage-Aware Energy Management Approach for Dynamic Priority Systems [J].
Awan, Muhammad Ali ;
Petters, Stefan M. .
PROCEEDINGS OF THE 23RD EUROMICRO CONFERENCE ON REAL-TIME SYSTEMS (ECRTS 2011), 2011, :92-101
[5]   A 90 nm CMOS, 6 μW Power-Proportional Acoustic Sensing Frontend for Voice Activity Detection [J].
Badami, Komail M. H. ;
Lauwereins, Steven ;
Meert, Wannes ;
Verhelst, Marian .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (01) :291-302
[6]   Asynchronous Circuit Designs for the Internet of Everything: A Methodology for Ultralow-Power Circuits with GALS Architecture [J].
Beigné E. ;
Vivet P. ;
Thonnart Y. ;
Christmann J.-F. ;
Clermidy F. .
IEEE Solid-State Circuits Magazine, 2016, 8 (04) :39-47
[7]   A clock generator with cascaded dynamic frequency counting loops for wide multiplication range applications [J].
Chen, Pao-Lung ;
Chung, Ching-Che ;
Yang, Jyh-Neng ;
Lee, Chen-Yi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) :1275-1285
[8]  
COCHET M, 2016, P IEEE INT S CIRC SY, P1206
[9]  
Cortadella J, 2015, 2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), P511, DOI 10.1109/ICCD.2015.7357159
[10]  
Elkholy A, 2014, ISSCC DIG TECH PAP I, V57, P272, DOI 10.1109/ISSCC.2014.6757431