Analysis of self-heating effects in ultrathin-body SOI MOSFETs by device simulation

被引:104
作者
Fiegna, Claudio [1 ,2 ,3 ]
Yang, Yang [4 ]
Sangiorgi, Enrico [1 ,2 ,3 ]
O'Neill, Anthony G. [4 ]
机构
[1] Univ Bologna, Adv Res Ctr Elect Syst, I-47023 Cesena, Italy
[2] Univ Bologna, Dipartimento Elettron Informat & Sistemist, I-47023 Cesena, Italy
[3] Italian Univ, Nanoelect Team, I-40125 Bologna, Italy
[4] Newcastle Univ, Sch Elect Elect & Comp Engn, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
基金
英国工程与自然科学研究理事会;
关键词
CMOS; numerical simulation; self-heating; silicon-on-insulator (SOI);
D O I
10.1109/TED.2007.911354
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper discusses self-heating (SHE) effects in silicon-on-insulator (SOI) CMOS technology and applies device simulation to analyze the impact of thermal effects on the operation of nanoscale SOI n-MOSFETs. A 2-D drift-diffusion electrothermal simulation, using an electron transport model calibrated against Monte Carlo simulations at various temperatures, is employed in the analysis. We report the effects of device-structure parameters, such as SOI layer thickness, buried-oxide (BOX) thickness, source/drain (S/D) extension length, and thickness of the elevated S/D region, on the SHE of nanoscale MOSFETs. The SHE effects become significant due to the adoption of thin silicon layers and to the low thermal conductivity of the BOX, leading to the rise of large temperature under nominal operation conditions for high-performance digital circuits. The ac performance of SOI MOSFETs is influenced as well, and in particular, a severe degradation of the cutoff frequency of very short MOSFETs is predicted by numerical electrothermal device simulations. Although the effects of SHE on device performance are found to be somewhat modest and might be mitigated through device design, they may result in a degradation of the long-term reliability.
引用
收藏
页码:233 / 244
页数:12
相关论文
共 59 条
[1]  
Agaiby R, 2006, PROC EUR S-STATE DEV, P97
[2]  
[Anonymous], 2006, Proceedings of International Conference on Computer Aided Design
[3]  
[Anonymous], P 32 ESSDERC
[4]   Simulation of intrinsic parameter fluctuations in decananometer and nanometer-scale MOSFETs [J].
Asenov, A ;
Brown, AR ;
Davies, JH ;
Kaya, S ;
Slavcheva, G .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) :1837-1852
[5]   Temperature-dependent thermal conductivity of single-crystal silicon layers in SOI substrates [J].
Asheghi, M ;
Touzelbaev, MN ;
Goodson, KE ;
Leung, YK ;
Wong, SS .
JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 1998, 120 (01) :30-36
[6]   GENERALIZED SCALING THEORY AND ITS APPLICATION TO A 1/4 MICROMETER MOSFET DESIGN [J].
BACCARANI, G ;
WORDEMAN, MR ;
DENNARD, RH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1984, 31 (04) :452-462
[7]   ESTIMATION OF HEAT-TRANSFER IN SOI-MOSFETS [J].
BERGER, M ;
CHAI, ZQ .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (04) :871-875
[8]   MOSFET modeling into the ballistic regime [J].
Bude, JD .
2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, :23-26
[9]   Nanoscale thermal transport [J].
Cahill, DG ;
Ford, WK ;
Goodson, KE ;
Mahan, GD ;
Majumdar, A ;
Maris, HJ ;
Merlin, R ;
Phillpot, SR .
JOURNAL OF APPLIED PHYSICS, 2003, 93 (02) :793-818
[10]   ELECTRON AND HOLE DRIFT VELOCITY-MEASUREMENTS IN SILICON AND THEIR EMPIRICAL RELATION TO ELECTRIC-FIELD AND TEMPERATURE [J].
CANALI, C ;
MAJNI, G ;
MINDER, R ;
OTTAVIANI, G .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1975, 22 (11) :1045-1047