A Verilog Piecewise-Linear Analog Behavior Model for Mixed-Signal Validation

被引:0
作者
Liao, Sabrina [1 ]
Horowitz, Mark [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
来源
2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC) | 2013年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Full chip mixed-signal validation requires simulating the entire design through a large number of test vectors, which makes fast, event-based Verilog models of analog circuits essential. We describe an extensible approach to creating these models that maps continuous signals into piecewise linear waveforms by creating analog events which contain a value and slope. By breaking analog circuits into sub-blocks with mostly unidirectional ports, we avoid explicit time integration, thus fitting well into an event-driven digital framework. The result is Verilog analog functional models that are pin-accurate, fast to simulate and capture the key dynamics in analog circuits. A 2.5V-1.8V buck converter and 1GHz PLL models are demonstrated.
引用
收藏
页数:4
相关论文
共 8 条
[1]  
[Anonymous], PHASE LOCKING HIGH P
[2]   Simulation-based automatic generation of signomial and posynomial performance models for analog integrated circuit sizing [J].
Daems, W ;
Gielen, G ;
Sansen, W .
ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, :70-74
[3]  
Lim BC, 2010, DES AUT CON, P767
[4]   Remembrance of circuits past: Macromodeling by data mining in large analog design spaces [J].
Liu, HZ ;
Singhee, A ;
Rutenbar, RA ;
Carley, LR .
39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, :437-442
[5]  
Park M- J., 2011, P CICC, P1
[6]   Event-driven modeling of CDR jitter induced by power-supply noise, finite decision-circuit bandwidth, and channel ISI [J].
van Ierssel, Marcus ;
Yamaguchi, Hisakatsu ;
Sheikholeslami, Ali ;
Tamura, Hirotaka ;
Walker, William W. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (05) :1306-1315
[7]  
Wang J, 2007, DES AUT CON, P940
[8]  
Werner C, 2005, IEEE CUST INTEGR CIR, P709