Reliability assessment of transfer molded CSP

被引:4
作者
Kheng, LT [1 ]
Chua, TY [1 ]
Beng, LT [1 ]
机构
[1] Inst Microelect, Singapore 117685, Singapore
来源
2ND ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS | 1998年
关键词
D O I
10.1109/EPTC.1998.756015
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes the package and board level reliability assessment of a transfer molded chip scale package. Two chip scale package (CSP) designs have been developed having a full matrix array of 144 I/Os and the other with 48 I/Os arranged in four rows. The assembly process takes advantage of existing packaging techniques and eliminates the need for new equipment and technology. The assembly process includes stencil wafer bumping followed by conventional packaging process. The bumped dies were mounted on a metal frame and fully encapsulated by an epoxy mold compound. Openings in the encapsulation were created corresponding to the bumps on the die. These allow electrical testing and subsequent attachment to the PCB. At package level, the CSP is very robust. It had passed the JEDEC moisture sensitivity Level 1, 1000 cycles of temperature cycling at level G from -40 to 125 degrees C and thermal shock test at level D from -65 to 150 degrees C. At board level flip-chip and CSP were assembled for reliability comparison. In temperature humidity test, all legs passed 1000 hr at 85 degrees C/85% RH. As for temperature cycling test both bare flip-chip and CSP on board experienced early failures when they are not underfill encapsulated. When underfill encapsulated, the CSP on board is more reliable compared with bare flip-chip on board.
引用
收藏
页码:274 / 278
页数:5
相关论文
共 9 条
[1]  
BABA S, 1996 COMPONENTS PA B
[2]  
BAUER CE, P 1995 JAP INT EL MA, P208
[3]  
HUANG YW, 1998 P PAN PAC MICR, P455
[4]   Plastic chip carrier package [J].
Joshi, R ;
Shanker, BJ .
46TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1996 PROCEEDINGS, 1996, :772-776
[5]  
LAU JH, 1999, IEEE T COMPONENT FEB, P28
[6]  
MENG HH, 1997, 1 EL PACK TECHN C, P227
[7]  
OHSHIMA Y, 1997 P 35 IEEE INT R, P124
[8]  
TEO YC, 1997 P 47 EL COMP TE, P358
[9]  
YASUNAGA M, 1916, 1994 P 16 IEEE CPMT, P169